Blame view

kernel/linux-rt-4.4.41/drivers/clk/sunxi/clk-sun8i-apb0.c 1.79 KB
5113f6f70   김현기   kernel add
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
  /*
   * Copyright (C) 2014 Chen-Yu Tsai
   * Author: Chen-Yu Tsai <wens@csie.org>
   *
   * Allwinner A23 APB0 clock driver
   *
   * License Terms: GNU General Public License v2
   *
   * Based on clk-sun6i-apb0.c
   * Allwinner A31 APB0 clock driver
   *
   * Copyright (C) 2014 Free Electrons
   * Author: Boris BREZILLON <boris.brezillon@free-electrons.com>
   *
   */
  
  #include <linux/clk-provider.h>
  #include <linux/module.h>
  #include <linux/of.h>
  #include <linux/platform_device.h>
  
  static int sun8i_a23_apb0_clk_probe(struct platform_device *pdev)
  {
  	struct device_node *np = pdev->dev.of_node;
  	const char *clk_name = np->name;
  	const char *clk_parent;
  	struct resource *r;
  	void __iomem *reg;
  	struct clk *clk;
  
  	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  	reg = devm_ioremap_resource(&pdev->dev, r);
  	if (IS_ERR(reg))
  		return PTR_ERR(reg);
  
  	clk_parent = of_clk_get_parent_name(np, 0);
  	if (!clk_parent)
  		return -EINVAL;
  
  	of_property_read_string(np, "clock-output-names", &clk_name);
  
  	/* The A23 APB0 clock is a standard 2 bit wide divider clock */
  	clk = clk_register_divider(&pdev->dev, clk_name, clk_parent, 0, reg,
  				   0, 2, CLK_DIVIDER_POWER_OF_TWO, NULL);
  	if (IS_ERR(clk))
  		return PTR_ERR(clk);
  
  	return of_clk_add_provider(np, of_clk_src_simple_get, clk);
  }
  
  static const struct of_device_id sun8i_a23_apb0_clk_dt_ids[] = {
  	{ .compatible = "allwinner,sun8i-a23-apb0-clk" },
  	{ /* sentinel */ }
  };
  MODULE_DEVICE_TABLE(of, sun8i_a23_apb0_clk_dt_ids);
  
  static struct platform_driver sun8i_a23_apb0_clk_driver = {
  	.driver = {
  		.name = "sun8i-a23-apb0-clk",
  		.of_match_table = sun8i_a23_apb0_clk_dt_ids,
  	},
  	.probe = sun8i_a23_apb0_clk_probe,
  };
  module_platform_driver(sun8i_a23_apb0_clk_driver);
  
  MODULE_AUTHOR("Chen-Yu Tsai <wens@csie.org>");
  MODULE_DESCRIPTION("Allwinner A23 APB0 clock Driver");
  MODULE_LICENSE("GPL v2");