Blame view

kernel/linux-rt-4.4.41/arch/mips/include/asm/tlb.h 725 Bytes
5113f6f70   김현기   kernel add
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
  #ifndef __ASM_TLB_H
  #define __ASM_TLB_H
  
  /*
   * MIPS doesn't need any special per-pte or per-vma handling, except
   * we need to flush cache for area to be unmapped.
   */
  #define tlb_start_vma(tlb, vma)					\
  	do {							\
  		if (!tlb->fullmm)				\
  			flush_cache_range(vma, vma->vm_start, vma->vm_end); \
  	}  while (0)
  #define tlb_end_vma(tlb, vma) do { } while (0)
  #define __tlb_remove_tlb_entry(tlb, ptep, address) do { } while (0)
  
  /*
   * .. because we flush the whole mm when it fills up.
   */
  #define tlb_flush(tlb) flush_tlb_mm((tlb)->mm)
  
  #define UNIQUE_ENTRYHI(idx)						\
  		((CKSEG0 + ((idx) << (PAGE_SHIFT + 1))) |		\
  		 (cpu_has_tlbinv ? MIPS_ENTRYHI_EHINV : 0))
  
  #include <asm-generic/tlb.h>
  
  #endif /* __ASM_TLB_H */