5113f6f70
김현기
kernel add
|
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
|
/*
* BRIEF MODULE DESCRIPTION
* Defines for using the MMC/SD controllers on the
* Alchemy Au1100 mips processor.
*
* Copyright (c) 2003 Embedded Edge, LLC.
* Author: Embedded Edge, LLC.
* dan@embeddededge.com or tim@embeddededge.com
*
* This program is free software; you can redistribute it and/or modify it
* under the terms of the GNU General Public License as published by the
* Free Software Foundation; either version 2 of the License, or (at your
* option) any later version.
*
* THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
* WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
* MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
* NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
* NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
* USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
* ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
* THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
*
* You should have received a copy of the GNU General Public License along
* with this program; if not, write to the Free Software Foundation, Inc.,
* 675 Mass Ave, Cambridge, MA 02139, USA.
*
*/
/*
* AU1100 MMC/SD definitions.
*
* From "AMD Alchemy Solutions Au1100 Processor Data Book - Preliminary"
* June, 2003
*/
#ifndef __ASM_AU1100_MMC_H
#define __ASM_AU1100_MMC_H
#include <linux/leds.h>
struct au1xmmc_platform_data {
int(*cd_setup)(void *mmc_host, int on);
int(*card_inserted)(void *mmc_host);
int(*card_readonly)(void *mmc_host);
void(*set_power)(void *mmc_host, int state);
struct led_classdev *led;
unsigned long mask_host_caps;
};
#define SD0_BASE 0xB0600000
#define SD1_BASE 0xB0680000
/*
* Register offsets.
*/
#define SD_TXPORT (0x0000)
#define SD_RXPORT (0x0004)
#define SD_CONFIG (0x0008)
#define SD_ENABLE (0x000C)
#define SD_CONFIG2 (0x0010)
#define SD_BLKSIZE (0x0014)
#define SD_STATUS (0x0018)
#define SD_DEBUG (0x001C)
#define SD_CMD (0x0020)
#define SD_CMDARG (0x0024)
#define SD_RESP3 (0x0028)
#define SD_RESP2 (0x002C)
#define SD_RESP1 (0x0030)
#define SD_RESP0 (0x0034)
#define SD_TIMEOUT (0x0038)
/*
* SD_TXPORT bit definitions.
*/
#define SD_TXPORT_TXD (0x000000ff)
/*
* SD_RXPORT bit definitions.
*/
#define SD_RXPORT_RXD (0x000000ff)
/*
* SD_CONFIG bit definitions.
*/
#define SD_CONFIG_DIV (0x000001ff)
#define SD_CONFIG_DE (0x00000200)
#define SD_CONFIG_NE (0x00000400)
#define SD_CONFIG_TU (0x00000800)
#define SD_CONFIG_TO (0x00001000)
#define SD_CONFIG_RU (0x00002000)
#define SD_CONFIG_RO (0x00004000)
#define SD_CONFIG_I (0x00008000)
#define SD_CONFIG_CR (0x00010000)
#define SD_CONFIG_RAT (0x00020000)
#define SD_CONFIG_DD (0x00040000)
#define SD_CONFIG_DT (0x00080000)
#define SD_CONFIG_SC (0x00100000)
#define SD_CONFIG_RC (0x00200000)
#define SD_CONFIG_WC (0x00400000)
#define SD_CONFIG_xxx (0x00800000)
#define SD_CONFIG_TH (0x01000000)
#define SD_CONFIG_TE (0x02000000)
#define SD_CONFIG_TA (0x04000000)
#define SD_CONFIG_RH (0x08000000)
#define SD_CONFIG_RA (0x10000000)
#define SD_CONFIG_RF (0x20000000)
#define SD_CONFIG_CD (0x40000000)
#define SD_CONFIG_SI (0x80000000)
/*
* SD_ENABLE bit definitions.
*/
#define SD_ENABLE_CE (0x00000001)
#define SD_ENABLE_R (0x00000002)
/*
* SD_CONFIG2 bit definitions.
*/
#define SD_CONFIG2_EN (0x00000001)
#define SD_CONFIG2_FF (0x00000002)
#define SD_CONFIG2_xx1 (0x00000004)
#define SD_CONFIG2_DF (0x00000008)
#define SD_CONFIG2_DC (0x00000010)
#define SD_CONFIG2_xx2 (0x000000e0)
#define SD_CONFIG2_BB (0x00000080)
#define SD_CONFIG2_WB (0x00000100)
#define SD_CONFIG2_RW (0x00000200)
#define SD_CONFIG2_DP (0x00000400)
/*
* SD_BLKSIZE bit definitions.
*/
#define SD_BLKSIZE_BS (0x000007ff)
#define SD_BLKSIZE_BS_SHIFT (0)
#define SD_BLKSIZE_BC (0x01ff0000)
#define SD_BLKSIZE_BC_SHIFT (16)
/*
* SD_STATUS bit definitions.
*/
#define SD_STATUS_DCRCW (0x00000007)
#define SD_STATUS_xx1 (0x00000008)
#define SD_STATUS_CB (0x00000010)
#define SD_STATUS_DB (0x00000020)
#define SD_STATUS_CF (0x00000040)
#define SD_STATUS_D3 (0x00000080)
#define SD_STATUS_xx2 (0x00000300)
#define SD_STATUS_NE (0x00000400)
#define SD_STATUS_TU (0x00000800)
#define SD_STATUS_TO (0x00001000)
#define SD_STATUS_RU (0x00002000)
#define SD_STATUS_RO (0x00004000)
#define SD_STATUS_I (0x00008000)
#define SD_STATUS_CR (0x00010000)
#define SD_STATUS_RAT (0x00020000)
#define SD_STATUS_DD (0x00040000)
#define SD_STATUS_DT (0x00080000)
#define SD_STATUS_SC (0x00100000)
#define SD_STATUS_RC (0x00200000)
#define SD_STATUS_WC (0x00400000)
#define SD_STATUS_xx3 (0x00800000)
#define SD_STATUS_TH (0x01000000)
#define SD_STATUS_TE (0x02000000)
#define SD_STATUS_TA (0x04000000)
#define SD_STATUS_RH (0x08000000)
#define SD_STATUS_RA (0x10000000)
#define SD_STATUS_RF (0x20000000)
#define SD_STATUS_CD (0x40000000)
#define SD_STATUS_SI (0x80000000)
/*
* SD_CMD bit definitions.
*/
#define SD_CMD_GO (0x00000001)
#define SD_CMD_RY (0x00000002)
#define SD_CMD_xx1 (0x0000000c)
#define SD_CMD_CT_MASK (0x000000f0)
#define SD_CMD_CT_0 (0x00000000)
#define SD_CMD_CT_1 (0x00000010)
#define SD_CMD_CT_2 (0x00000020)
#define SD_CMD_CT_3 (0x00000030)
#define SD_CMD_CT_4 (0x00000040)
#define SD_CMD_CT_5 (0x00000050)
#define SD_CMD_CT_6 (0x00000060)
#define SD_CMD_CT_7 (0x00000070)
#define SD_CMD_CI (0x0000ff00)
#define SD_CMD_CI_SHIFT (8)
#define SD_CMD_RT_MASK (0x00ff0000)
#define SD_CMD_RT_0 (0x00000000)
#define SD_CMD_RT_1 (0x00010000)
#define SD_CMD_RT_2 (0x00020000)
#define SD_CMD_RT_3 (0x00030000)
#define SD_CMD_RT_4 (0x00040000)
#define SD_CMD_RT_5 (0x00050000)
#define SD_CMD_RT_6 (0x00060000)
#define SD_CMD_RT_1B (0x00810000)
#endif /* __ASM_AU1100_MMC_H */
|