Blame view

kernel/linux-rt-4.4.41/arch/c6x/include/asm/special_insns.h 1.82 KB
5113f6f70   김현기   kernel add
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
  /*
   *  Port on Texas Instruments TMS320C6x architecture
   *
   *  Copyright (C) 2004, 2009, 2010, 2011 Texas Instruments Incorporated
   *  Author: Aurelien Jacquiot (aurelien.jacquiot@jaluna.com)
   *
   *  This program is free software; you can redistribute it and/or modify
   *  it under the terms of the GNU General Public License version 2 as
   *  published by the Free Software Foundation.
   */
  #ifndef _ASM_C6X_SPECIAL_INSNS_H
  #define _ASM_C6X_SPECIAL_INSNS_H
  
  
  #define get_creg(reg) \
  	({ unsigned int __x; \
  	   asm volatile ("mvc .s2 " #reg ",%0
  " : "=b"(__x)); __x; })
  
  #define set_creg(reg, v) \
  	do { unsigned int __x = (unsigned int)(v); \
  		asm volatile ("mvc .s2 %0," #reg "
  " : : "b"(__x)); \
  	} while (0)
  
  #define or_creg(reg, n) \
  	do { unsigned __x, __n = (unsigned)(n);		  \
  		asm volatile ("mvc .s2 " #reg ",%0
  "	  \
  			      "or  .l2 %1,%0,%0
  "	  \
  			      "mvc .s2 %0," #reg "
  "	  \
  			      "nop
  "			  \
  			      : "=&b"(__x) : "b"(__n));	  \
  	} while (0)
  
  #define and_creg(reg, n) \
  	do { unsigned __x, __n = (unsigned)(n);		  \
  		asm volatile ("mvc .s2 " #reg ",%0
  "	  \
  			      "and .l2 %1,%0,%0
  "	  \
  			      "mvc .s2 %0," #reg "
  "	  \
  			      "nop
  "    \
  			      : "=&b"(__x) : "b"(__n));	  \
  	} while (0)
  
  #define get_coreid() (get_creg(DNUM) & 0xff)
  
  /* Set/get IST */
  #define set_ist(x)	set_creg(ISTP, x)
  #define get_ist()       get_creg(ISTP)
  
  /*
   * Exception management
   */
  #define disable_exception()
  #define get_except_type()        get_creg(EFR)
  #define ack_exception(type)      set_creg(ECR, 1 << (type))
  #define get_iexcept()            get_creg(IERR)
  #define set_iexcept(mask)        set_creg(IERR, (mask))
  
  #define _extu(x, s, e)							\
  	({      unsigned int __x;					\
  		asm volatile ("extu .S2 %3,%1,%2,%0
  " :		\
  			      "=b"(__x) : "n"(s), "n"(e), "b"(x));	\
  	       __x; })
  
  #endif /* _ASM_C6X_SPECIAL_INSNS_H */