Blame view

kernel/linux-rt-4.4.41/drivers/irqchip/irq-gic-common.c 3.34 KB
5113f6f70   김현기   kernel add
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
  /*
   * Copyright (C) 2002 ARM Limited, All Rights Reserved.
   *
   * This program is free software; you can redistribute it and/or modify
   * it under the terms of the GNU General Public License version 2 as
   * published by the Free Software Foundation.
   *
   * This program is distributed in the hope that it will be useful,
   * but WITHOUT ANY WARRANTY; without even the implied warranty of
   * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
   * GNU General Public License for more details.
   *
   * You should have received a copy of the GNU General Public License
   * along with this program.  If not, see <http://www.gnu.org/licenses/>.
   */
  
  #include <linux/interrupt.h>
  #include <linux/io.h>
  #include <linux/irq.h>
  #include <linux/irqchip/arm-gic.h>
  
  #include "irq-gic-common.h"
  
  void gic_enable_quirks(u32 iidr, const struct gic_quirk *quirks,
  		void *data)
  {
  	for (; quirks->desc; quirks++) {
  		if (quirks->iidr != (quirks->mask & iidr))
  			continue;
  		quirks->init(data);
  		pr_info("GIC: enabling workaround for %s
  ", quirks->desc);
  	}
  }
  
  int gic_configure_irq(unsigned int irq, unsigned int type,
  		       void __iomem *base, void (*sync_access)(void))
  {
  	u32 confmask = 0x2 << ((irq % 16) * 2);
  	u32 confoff = (irq / 16) * 4;
  	u32 val, oldval;
  	int ret = 0;
  
  	/*
  	 * Read current configuration register, and insert the config
  	 * for "irq", depending on "type".
  	 */
  	val = oldval = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
  	if (type & IRQ_TYPE_LEVEL_MASK)
  		val &= ~confmask;
  	else if (type & IRQ_TYPE_EDGE_BOTH)
  		val |= confmask;
  
  	/*
  	 * Write back the new configuration, and possibly re-enable
  	 * the interrupt. If we tried to write a new configuration and failed,
  	 * return an error.
  	 */
  	writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
  	if (readl_relaxed(base + GIC_DIST_CONFIG + confoff) != val && val != oldval)
  		ret = -EINVAL;
  
  	if (sync_access)
  		sync_access();
  
  	return ret;
  }
  
  void __init gic_dist_config(void __iomem *base, int gic_irqs,
  			    void (*sync_access)(void))
  {
  	unsigned int i;
  
  	/*
  	 * Set all global interrupts to be level triggered, active low.
  	 */
  	for (i = 32; i < gic_irqs; i += 16)
  		writel_relaxed(GICD_INT_ACTLOW_LVLTRIG,
  					base + GIC_DIST_CONFIG + i / 4);
  
  	/*
  	 * Set priority on all global interrupts.
  	 */
  	for (i = 32; i < gic_irqs; i += 4)
  		writel_relaxed(GICD_INT_DEF_PRI_X4, base + GIC_DIST_PRI + i);
  
  	/*
  	 * Deactivate and disable all SPIs. Leave the PPI and SGIs
  	 * alone as they are in the redistributor registers on GICv3.
  	 */
  	for (i = 32; i < gic_irqs; i += 32) {
  		writel_relaxed(GICD_INT_EN_CLR_X32,
  			       base + GIC_DIST_ACTIVE_CLEAR + i / 8);
  		writel_relaxed(GICD_INT_EN_CLR_X32,
  			       base + GIC_DIST_ENABLE_CLEAR + i / 8);
  	}
  
  	if (sync_access)
  		sync_access();
  }
  
  void gic_cpu_config(void __iomem *base, void (*sync_access)(void))
  {
  	int i;
  
  	/*
  	 * Deal with the banked PPI and SGI interrupts - disable all
  	 * PPI interrupts, ensure all SGI interrupts are enabled.
  	 * Make sure everything is deactivated.
  	 */
  	writel_relaxed(GICD_INT_EN_CLR_X32, base + GIC_DIST_ACTIVE_CLEAR);
  	writel_relaxed(GICD_INT_EN_CLR_PPI, base + GIC_DIST_ENABLE_CLEAR);
  	writel_relaxed(GICD_INT_EN_SET_SGI, base + GIC_DIST_ENABLE_SET);
  
  	/*
  	 * Set priority on PPI and SGI interrupts
  	 */
  	for (i = 0; i < 32; i += 4)
  		writel_relaxed(GICD_INT_DEF_PRI_X4,
  					base + GIC_DIST_PRI + i * 4 / 4);
  
  	if (sync_access)
  		sync_access();
  }