Blame view

kernel/linux-rt-4.4.41/arch/powerpc/include/asm/cache.h 1.79 KB
5113f6f70   김현기   kernel add
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
  #ifndef _ASM_POWERPC_CACHE_H
  #define _ASM_POWERPC_CACHE_H
  
  #ifdef __KERNEL__
  
  
  /* bytes per L1 cache line */
  #if defined(CONFIG_8xx) || defined(CONFIG_403GCX)
  #define L1_CACHE_SHIFT		4
  #define MAX_COPY_PREFETCH	1
  #elif defined(CONFIG_PPC_E500MC)
  #define L1_CACHE_SHIFT		6
  #define MAX_COPY_PREFETCH	4
  #elif defined(CONFIG_PPC32)
  #define MAX_COPY_PREFETCH	4
  #if defined(CONFIG_PPC_47x)
  #define L1_CACHE_SHIFT		7
  #else
  #define L1_CACHE_SHIFT		5
  #endif
  #else /* CONFIG_PPC64 */
  #define L1_CACHE_SHIFT		7
  #endif
  
  #define	L1_CACHE_BYTES		(1 << L1_CACHE_SHIFT)
  
  #define	SMP_CACHE_BYTES		L1_CACHE_BYTES
  
  #if defined(__powerpc64__) && !defined(__ASSEMBLY__)
  struct ppc64_caches {
  	u32	dsize;			/* L1 d-cache size */
  	u32	dline_size;		/* L1 d-cache line size	*/
  	u32	log_dline_size;
  	u32	dlines_per_page;
  	u32	isize;			/* L1 i-cache size */
  	u32	iline_size;		/* L1 i-cache line size	*/
  	u32	log_iline_size;
  	u32	ilines_per_page;
  };
  
  extern struct ppc64_caches ppc64_caches;
  #endif /* __powerpc64__ && ! __ASSEMBLY__ */
  
  #if defined(__ASSEMBLY__)
  /*
   * For a snooping icache, we still need a dummy icbi to purge all the
   * prefetched instructions from the ifetch buffers. We also need a sync
   * before the icbi to order the the actual stores to memory that might
   * have modified instructions with the icbi.
   */
  #define PURGE_PREFETCHED_INS	\
  	sync;			\
  	icbi	0,r3;		\
  	sync;			\
  	isync
  
  #else
  #define __read_mostly __attribute__((__section__(".data..read_mostly")))
  
  #ifdef CONFIG_6xx
  extern long _get_L2CR(void);
  extern long _get_L3CR(void);
  extern void _set_L2CR(unsigned long);
  extern void _set_L3CR(unsigned long);
  #else
  #define _get_L2CR()	0L
  #define _get_L3CR()	0L
  #define _set_L2CR(val)	do { } while(0)
  #define _set_L3CR(val)	do { } while(0)
  #endif
  
  #endif /* !__ASSEMBLY__ */
  #endif /* __KERNEL__ */
  #endif /* _ASM_POWERPC_CACHE_H */