Blame view

kernel/linux-rt-4.4.41/arch/arm/boot/dts/imx51-eukrea-cpuimx51.dtsi 2.67 KB
5113f6f70   김현기   kernel add
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
  /*
   * Copyright 2013 Eukréa Electromatique <denis@eukrea.com>
   *
   * This program is free software; you can redistribute it and/or
   * modify it under the terms of the GNU General Public License
   * as published by the Free Software Foundation; either version 2
   * of the License, or (at your option) any later version.
   * This program is distributed in the hope that it will be useful,
   * but WITHOUT ANY WARRANTY; without even the implied warranty of
   * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
   * GNU General Public License for more details.
   *
   * You should have received a copy of the GNU General Public License
   * along with this program; if not, write to the Free Software
   * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
   * MA 02110-1301, USA.
   */
  
  #include "imx51.dtsi"
  
  / {
  	model = "Eukrea CPUIMX51";
  	compatible = "eukrea,cpuimx51", "fsl,imx51";
  
  	memory {
  		reg = <0x90000000 0x10000000>; /* 256M */
  	};
  };
  
  &fec {
  	pinctrl-names = "default";
  	pinctrl-0 = <&pinctrl_fec>;
  	status = "okay";
  };
  
  &i2c1 {
  	pinctrl-names = "default";
  	pinctrl-0 = <&pinctrl_i2c1>;
  	status = "okay";
  
  	pcf8563@51 {
  		compatible = "nxp,pcf8563";
  		reg = <0x51>;
  	};
  
  	tsc2007: tsc2007@49 {
  		compatible = "ti,tsc2007";
  		gpios = <&gpio4 0 1>;
  		interrupt-parent = <&gpio4>;
  		interrupts = <0x0 0x8>;
  		pinctrl-names = "default";
  		pinctrl-0 = <&pinctrl_tsc2007_1>;
  		reg = <0x49>;
  		ti,x-plate-ohms = <180>;
  	};
  };
  
  &iomuxc {
  	imx51-eukrea {
  		pinctrl_tsc2007_1: tsc2007grp-1 {
  			fsl,pins = <
  				MX51_PAD_GPIO_NAND__GPIO_NAND 0x1f5
  				MX51_PAD_NANDF_D8__GPIO4_0 0x1f5
  			>;
  		};
  
  		pinctrl_fec: fecgrp {
  			fsl,pins = <
  				MX51_PAD_DI_GP3__FEC_TX_ER		0x80000000
  				MX51_PAD_DI2_PIN4__FEC_CRS		0x80000000
  				MX51_PAD_DI2_PIN2__FEC_MDC		0x80000000
  				MX51_PAD_DI2_PIN3__FEC_MDIO		0x80000000
  				MX51_PAD_DI2_DISP_CLK__FEC_RDATA1	0x80000000
  				MX51_PAD_DI_GP4__FEC_RDATA2		0x80000000
  				MX51_PAD_DISP2_DAT0__FEC_RDATA3		0x80000000
  				MX51_PAD_DISP2_DAT1__FEC_RX_ER		0x80000000
  				MX51_PAD_DISP2_DAT6__FEC_TDATA1		0x80000000
  				MX51_PAD_DISP2_DAT7__FEC_TDATA2		0x80000000
  				MX51_PAD_DISP2_DAT8__FEC_TDATA3		0x80000000
  				MX51_PAD_DISP2_DAT9__FEC_TX_EN		0x80000000
  				MX51_PAD_DISP2_DAT10__FEC_COL		0x80000000
  				MX51_PAD_DISP2_DAT11__FEC_RX_CLK	0x80000000
  				MX51_PAD_DISP2_DAT12__FEC_RX_DV		0x80000000
  				MX51_PAD_DISP2_DAT13__FEC_TX_CLK	0x80000000
  				MX51_PAD_DISP2_DAT14__FEC_RDATA0	0x80000000
  				MX51_PAD_DISP2_DAT15__FEC_TDATA0	0x80000000
  			>;
  		};
  
  		pinctrl_i2c1: i2c1grp {
  			fsl,pins = <
  				MX51_PAD_SD2_CMD__I2C1_SCL		0x400001ed
  				MX51_PAD_SD2_CLK__I2C1_SDA		0x400001ed
  			>;
  		};
  	};
  };
  
  &nfc {
  	nand-bus-width = <8>;
  	nand-ecc-mode = "hw";
  	nand-on-flash-bbt;
  	status = "okay";
  };