Blame view

kernel/linux-rt-4.4.41/drivers/hwtracing/coresight/coresight-priv.h 1.75 KB
5113f6f70   김현기   kernel add
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
  /* Copyright (c) 2011-2012, The Linux Foundation. All rights reserved.
   *
   * This program is free software; you can redistribute it and/or modify
   * it under the terms of the GNU General Public License version 2 and
   * only version 2 as published by the Free Software Foundation.
   *
   * This program is distributed in the hope that it will be useful,
   * but WITHOUT ANY WARRANTY; without even the implied warranty of
   * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
   * GNU General Public License for more details.
   */
  
  #ifndef _CORESIGHT_PRIV_H
  #define _CORESIGHT_PRIV_H
  
  #include <linux/bitops.h>
  #include <linux/io.h>
  #include <linux/coresight.h>
  
  /*
   * Coresight management registers (0xf00-0xfcc)
   * 0xfa0 - 0xfa4: Management	registers in PFTv1.0
   *		  Trace		registers in PFTv1.1
   */
  #define CORESIGHT_ITCTRL	0xf00
  #define CORESIGHT_CLAIMSET	0xfa0
  #define CORESIGHT_CLAIMCLR	0xfa4
  #define CORESIGHT_LAR		0xfb0
  #define CORESIGHT_LSR		0xfb4
  #define CORESIGHT_AUTHSTATUS	0xfb8
  #define CORESIGHT_DEVID		0xfc8
  #define CORESIGHT_DEVTYPE	0xfcc
  
  #define TIMEOUT_US		100
  #define BMVAL(val, lsb, msb)	((val & GENMASK(msb, lsb)) >> lsb)
  
  static inline void CS_LOCK(void __iomem *addr)
  {
  	do {
  		/* Wait for things to settle */
  		mb();
  		writel_relaxed(0x0, addr + CORESIGHT_LAR);
  	} while (0);
  }
  
  static inline void CS_UNLOCK(void __iomem *addr)
  {
  	do {
  		writel_relaxed(CORESIGHT_UNLOCK, addr + CORESIGHT_LAR);
  		/* Make sure everyone has seen this */
  		mb();
  	} while (0);
  }
  
  #ifdef CONFIG_CORESIGHT_SOURCE_ETM3X
  extern int etm_readl_cp14(u32 off, unsigned int *val);
  extern int etm_writel_cp14(u32 off, u32 val);
  #else
  static inline int etm_readl_cp14(u32 off, unsigned int *val) { return 0; }
  static inline int etm_writel_cp14(u32 off, u32 val) { return 0; }
  #endif
  
  #endif