Blame view

kernel/linux-rt-4.4.41/arch/blackfin/include/asm/cache.h 1.47 KB
5113f6f70   김현기   kernel add
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
  /*
   * Copyright 2004-2009 Analog Devices Inc.
   *
   * Licensed under the GPL-2 or later.
   */
  
  #ifndef __ARCH_BLACKFIN_CACHE_H
  #define __ARCH_BLACKFIN_CACHE_H
  
  #include <linux/linkage.h>	/* for asmlinkage */
  
  /*
   * Bytes per L1 cache line
   * Blackfin loads 32 bytes for cache
   */
  #define L1_CACHE_SHIFT	5
  #define L1_CACHE_BYTES	(1 << L1_CACHE_SHIFT)
  #define SMP_CACHE_BYTES	L1_CACHE_BYTES
  
  #define ARCH_DMA_MINALIGN	L1_CACHE_BYTES
  
  #ifdef CONFIG_SMP
  #define __cacheline_aligned
  #else
  #define ____cacheline_aligned
  
  /*
   * Put cacheline_aliged data to L1 data memory
   */
  #ifdef CONFIG_CACHELINE_ALIGNED_L1
  #define __cacheline_aligned				\
  	  __attribute__((__aligned__(L1_CACHE_BYTES),	\
  		__section__(".data_l1.cacheline_aligned")))
  #endif
  
  #endif
  
  /*
   * largest L1 which this arch supports
   */
  #define L1_CACHE_SHIFT_MAX	5
  
  #if defined(CONFIG_SMP) && \
      !defined(CONFIG_BFIN_CACHE_COHERENT)
  # if defined(CONFIG_BFIN_EXTMEM_ICACHEABLE) || defined(CONFIG_BFIN_L2_ICACHEABLE)
  # define __ARCH_SYNC_CORE_ICACHE
  # endif
  # if defined(CONFIG_BFIN_EXTMEM_DCACHEABLE) || defined(CONFIG_BFIN_L2_DCACHEABLE)
  # define __ARCH_SYNC_CORE_DCACHE
  # endif
  #ifndef __ASSEMBLY__
  asmlinkage void __raw_smp_mark_barrier_asm(void);
  asmlinkage void __raw_smp_check_barrier_asm(void);
  
  static inline void smp_mark_barrier(void)
  {
  	__raw_smp_mark_barrier_asm();
  }
  static inline void smp_check_barrier(void)
  {
  	__raw_smp_check_barrier_asm();
  }
  
  void resync_core_dcache(void);
  void resync_core_icache(void);
  #endif
  #endif
  
  
  #endif