Blame view

kernel/linux-rt-4.4.41/include/dt-bindings/reset/altr,rst-mgr-a10.h 2.68 KB
5113f6f70   김현기   kernel add
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
  /*
   * Copyright (c) 2014, Steffen Trumtrar <s.trumtrar@pengutronix.de>
   *
   * This software is licensed under the terms of the GNU General Public
   * License version 2, as published by the Free Software Foundation, and
   * may be copied, distributed, and modified under those terms.
   *
   * This program is distributed in the hope that it will be useful,
   * but WITHOUT ANY WARRANTY; without even the implied warranty of
   * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
   * GNU General Public License for more details.
   */
  
  #ifndef _DT_BINDINGS_RESET_ALTR_RST_MGR_A10_H
  #define _DT_BINDINGS_RESET_ALTR_RST_MGR_A10_H
  
  /* MPUMODRST */
  #define CPU0_RESET		0
  #define CPU1_RESET		1
  #define WDS_RESET		2
  #define SCUPER_RESET		3
  
  /* PER0MODRST */
  #define EMAC0_RESET		32
  #define EMAC1_RESET		33
  #define EMAC2_RESET		34
  #define USB0_RESET		35
  #define USB1_RESET		36
  #define NAND_RESET		37
  #define QSPI_RESET		38
  #define SDMMC_RESET		39
  #define EMAC0_OCP_RESET		40
  #define EMAC1_OCP_RESET		41
  #define EMAC2_OCP_RESET		42
  #define USB0_OCP_RESET		43
  #define USB1_OCP_RESET		44
  #define NAND_OCP_RESET		45
  #define QSPI_OCP_RESET		46
  #define SDMMC_OCP_RESET		47
  #define DMA_RESET		48
  #define SPIM0_RESET		49
  #define SPIM1_RESET		50
  #define SPIS0_RESET		51
  #define SPIS1_RESET		52
  #define DMA_OCP_RESET		53
  #define EMAC_PTP_RESET		54
  /* 55 is empty*/
  #define DMAIF0_RESET		56
  #define DMAIF1_RESET		57
  #define DMAIF2_RESET		58
  #define DMAIF3_RESET		59
  #define DMAIF4_RESET		60
  #define DMAIF5_RESET		61
  #define DMAIF6_RESET		62
  #define DMAIF7_RESET		63
  
  /* PER1MODRST */
  #define L4WD0_RESET		64
  #define L4WD1_RESET		65
  #define L4SYSTIMER0_RESET	66
  #define L4SYSTIMER1_RESET	67
  #define SPTIMER0_RESET		68
  #define SPTIMER1_RESET		69
  /* 70-71 is reserved */
  #define I2C0_RESET		72
  #define I2C1_RESET		73
  #define I2C2_RESET		74
  #define I2C3_RESET		75
  #define I2C4_RESET		76
  /* 77-79 is reserved */
  #define UART0_RESET		80
  #define UART1_RESET		81
  /* 82-87 is reserved */
  #define GPIO0_RESET		88
  #define GPIO1_RESET		89
  #define GPIO2_RESET		90
  
  /* BRGMODRST */
  #define HPS2FPGA_RESET		96
  #define LWHPS2FPGA_RESET	97
  #define FPGA2HPS_RESET		98
  #define F2SSDRAM0_RESET		99
  #define F2SSDRAM1_RESET		100
  #define F2SSDRAM2_RESET		101
  #define DDRSCH_RESET		102
  
  /* SYSMODRST*/
  #define ROM_RESET		128
  #define OCRAM_RESET		129
  /* 130 is reserved */
  #define FPGAMGR_RESET		131
  #define S2F_RESET		132
  #define SYSDBG_RESET		133
  #define OCRAM_OCP_RESET		134
  
  /* COLDMODRST */
  #define CLKMGRCOLD_RESET	160
  /* 161-162 is reserved */
  #define S2FCOLD_RESET		163
  #define TIMESTAMPCOLD_RESET	164
  #define TAPCOLD_RESET		165
  #define HMCCOLD_RESET		166
  #define IOMGRCOLD_RESET		167
  
  /* NRSTMODRST */
  #define NRSTPINOE_RESET		192
  
  /* DBGMODRST */
  #define DBG_RESET		224
  #endif