Blame view

kernel/linux-rt-4.4.41/drivers/net/wireless/realtek/rtlwifi/rtl8192de/dm.h 3.16 KB
5113f6f70   김현기   kernel add
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
  /******************************************************************************
   *
   * Copyright(c) 2009-2012  Realtek Corporation.
   *
   * This program is free software; you can redistribute it and/or modify it
   * under the terms of version 2 of the GNU General Public License as
   * published by the Free Software Foundation.
   *
   * This program is distributed in the hope that it will be useful, but WITHOUT
   * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
   * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
   * more details.
   *
   * You should have received a copy of the GNU General Public License along with
   * this program; if not, write to the Free Software Foundation, Inc.,
   * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
   *
   * The full GNU General Public License is included in this distribution in the
   * file called LICENSE.
   *
   * Contact Information:
   * wlanfae <wlanfae@realtek.com>
   * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
   * Hsinchu 300, Taiwan.
   *
   * Larry Finger <Larry.Finger@lwfinger.net>
   *
   *****************************************************************************/
  
  #ifndef	__RTL92C_DM_H__
  #define __RTL92C_DM_H__
  
  #define HAL_DM_DIG_DISABLE			BIT(0)
  #define HAL_DM_HIPWR_DISABLE			BIT(1)
  
  #define OFDM_TABLE_LENGTH			37
  #define OFDM_TABLE_SIZE_92D			43
  #define CCK_TABLE_LENGTH			33
  
  #define CCK_TABLE_SIZE				33
  
  #define BW_AUTO_SWITCH_HIGH_LOW			25
  #define BW_AUTO_SWITCH_LOW_HIGH			30
  
  #define DM_DIG_FA_UPPER				0x32
  #define DM_DIG_FA_LOWER				0x20
  #define DM_DIG_FA_TH0				0x100
  #define DM_DIG_FA_TH1				0x400
  #define DM_DIG_FA_TH2				0x600
  
  #define RXPATHSELECTION_SS_TH_lOW		30
  #define RXPATHSELECTION_DIFF_TH			18
  
  #define DM_RATR_STA_INIT			0
  #define DM_RATR_STA_HIGH			1
  #define DM_RATR_STA_MIDDLE			2
  #define DM_RATR_STA_LOW				3
  
  #define CTS2SELF_THVAL				30
  #define REGC38_TH				20
  
  #define WAIOTTHVAL				25
  
  #define TXHIGHPWRLEVEL_NORMAL			0
  #define TXHIGHPWRLEVEL_LEVEL1			1
  #define TXHIGHPWRLEVEL_LEVEL2			2
  #define TXHIGHPWRLEVEL_BT1			3
  #define TXHIGHPWRLEVEL_BT2			4
  
  #define DM_TYPE_BYFW				0
  #define DM_TYPE_BYDRIVER			1
  
  #define TX_POWER_NEAR_FIELD_THRESH_LVL2		74
  #define TX_POWER_NEAR_FIELD_THRESH_LVL1		67
  #define INDEX_MAPPING_NUM			13
  
  struct swat {
  	u8 failure_cnt;
  	u8 try_flag;
  	u8 stop_trying;
  	long pre_rssi;
  	long trying_threshold;
  	u8 cur_antenna;
  	u8 pre_antenna;
  };
  
  enum tag_dynamic_init_gain_operation_type_definition {
  	DIG_TYPE_THRESH_HIGH = 0,
  	DIG_TYPE_THRESH_LOW = 1,
  	DIG_TYPE_BACKOFF = 2,
  	DIG_TYPE_RX_GAIN_MIN = 3,
  	DIG_TYPE_RX_GAIN_MAX = 4,
  	DIG_TYPE_ENABLE = 5,
  	DIG_TYPE_DISABLE = 6,
  	DIG_OP_TYPE_MAX
  };
  
  enum dm_1r_cca {
  	CCA_1R = 0,
  	CCA_2R = 1,
  	CCA_MAX = 2,
  };
  
  enum dm_rf {
  	RF_SAVE = 0,
  	RF_NORMAL = 1,
  	RF_MAX = 2,
  };
  
  enum dm_sw_ant_switch {
  	ANS_ANTENNA_B = 1,
  	ANS_ANTENNA_A = 2,
  	ANS_ANTENNA_MAX = 3,
  };
  
  void rtl92d_dm_init(struct ieee80211_hw *hw);
  void rtl92d_dm_watchdog(struct ieee80211_hw *hw);
  void rtl92d_dm_init_edca_turbo(struct ieee80211_hw *hw);
  void rtl92d_dm_write_dig(struct ieee80211_hw *hw);
  void rtl92d_dm_check_txpower_tracking_thermal_meter(struct ieee80211_hw *hw);
  void rtl92d_dm_init_rate_adaptive_mask(struct ieee80211_hw *hw);
  
  #endif