Blame view

kernel/linux-rt-4.4.41/drivers/net/phy/bcm-cygnus.c 4.03 KB
5113f6f70   김현기   kernel add
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
  /*
   * Copyright (C) 2015 Broadcom Corporation
   *
   * This program is free software; you can redistribute it and/or
   * modify it under the terms of the GNU General Public License as
   * published by the Free Software Foundation version 2.
   *
   * This program is distributed "as is" WITHOUT ANY WARRANTY of any
   * kind, whether express or implied; without even the implied warranty
   * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
   * GNU General Public License for more details.
   */
  
  /* Broadcom Cygnus SoC internal transceivers support. */
  #include "bcm-phy-lib.h"
  #include <linux/brcmphy.h>
  #include <linux/module.h>
  #include <linux/netdevice.h>
  #include <linux/phy.h>
  
  /* Broadcom Cygnus Phy specific registers */
  #define MII_BCM_CYGNUS_AFE_VDAC_ICTRL_0  0x91E5 /* VDAL Control register */
  
  static int bcm_cygnus_afe_config(struct phy_device *phydev)
  {
  	int rc;
  
  	/* ensure smdspclk is enabled */
  	rc = phy_write(phydev, MII_BCM54XX_AUX_CTL, 0x0c30);
  	if (rc < 0)
  		return rc;
  
  	/* AFE_VDAC_ICTRL_0 bit 7:4 Iq=1100 for 1g 10bt, normal modes */
  	rc = bcm_phy_write_misc(phydev, 0x39, 0x01, 0xA7C8);
  	if (rc < 0)
  		return rc;
  
  	/* AFE_HPF_TRIM_OTHERS bit11=1, short cascode enable for all modes*/
  	rc = bcm_phy_write_misc(phydev, 0x3A, 0x00, 0x0803);
  	if (rc < 0)
  		return rc;
  
  	/* AFE_TX_CONFIG_1 bit 7:4 Iq=1100 for test modes */
  	rc = bcm_phy_write_misc(phydev, 0x3A, 0x01, 0xA740);
  	if (rc < 0)
  		return rc;
  
  	/* AFE TEMPSEN_OTHERS rcal_HT, rcal_LT 10000 */
  	rc = bcm_phy_write_misc(phydev, 0x3A, 0x03, 0x8400);
  	if (rc < 0)
  		return rc;
  
  	/* AFE_FUTURE_RSV bit 2:0 rccal <2:0>=100 */
  	rc = bcm_phy_write_misc(phydev, 0x3B, 0x00, 0x0004);
  	if (rc < 0)
  		return rc;
  
  	/* Adjust bias current trim to overcome digital offSet */
  	rc = phy_write(phydev, MII_BRCM_CORE_BASE1E, 0x02);
  	if (rc < 0)
  		return rc;
  
  	/* make rcal=100, since rdb default is 000 */
  	rc = bcm_phy_write_exp(phydev, MII_BRCM_CORE_EXPB1, 0x10);
  	if (rc < 0)
  		return rc;
  
  	/* CORE_EXPB0, Reset R_CAL/RC_CAL Engine */
  	rc = bcm_phy_write_exp(phydev, MII_BRCM_CORE_EXPB0, 0x10);
  	if (rc < 0)
  		return rc;
  
  	/* CORE_EXPB0, Disable Reset R_CAL/RC_CAL Engine */
  	rc = bcm_phy_write_exp(phydev, MII_BRCM_CORE_EXPB0, 0x00);
  
  	return 0;
  }
  
  static int bcm_cygnus_config_init(struct phy_device *phydev)
  {
  	int reg, rc;
  
  	reg = phy_read(phydev, MII_BCM54XX_ECR);
  	if (reg < 0)
  		return reg;
  
  	/* Mask interrupts globally. */
  	reg |= MII_BCM54XX_ECR_IM;
  	rc = phy_write(phydev, MII_BCM54XX_ECR, reg);
  	if (rc)
  		return rc;
  
  	/* Unmask events of interest */
  	reg = ~(MII_BCM54XX_INT_DUPLEX |
  		MII_BCM54XX_INT_SPEED |
  		MII_BCM54XX_INT_LINK);
  	rc = phy_write(phydev, MII_BCM54XX_IMR, reg);
  	if (rc)
  		return rc;
  
  	/* Apply AFE settings for the PHY */
  	rc = bcm_cygnus_afe_config(phydev);
  	if (rc)
  		return rc;
  
  	/* Advertise EEE */
  	rc = bcm_phy_enable_eee(phydev);
  	if (rc)
  		return rc;
  
  	/* Enable APD */
  	return bcm_phy_enable_apd(phydev, false);
  }
  
  static int bcm_cygnus_resume(struct phy_device *phydev)
  {
  	int rc;
  
  	genphy_resume(phydev);
  
  	/* Re-initialize the PHY to apply AFE work-arounds and
  	 * configurations when coming out of suspend.
  	 */
  	rc = bcm_cygnus_config_init(phydev);
  	if (rc)
  		return rc;
  
  	/* restart auto negotiation with the new settings */
  	return genphy_config_aneg(phydev);
  }
  
  static struct phy_driver bcm_cygnus_phy_driver[] = {
  {
  	.phy_id        = PHY_ID_BCM_CYGNUS,
  	.phy_id_mask   = 0xfffffff0,
  	.name          = "Broadcom Cygnus PHY",
  	.features      = PHY_GBIT_FEATURES |
  			SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  	.config_init   = bcm_cygnus_config_init,
  	.config_aneg   = genphy_config_aneg,
  	.read_status   = genphy_read_status,
  	.ack_interrupt = bcm_phy_ack_intr,
  	.config_intr   = bcm_phy_config_intr,
  	.suspend       = genphy_suspend,
  	.resume        = bcm_cygnus_resume,
  } };
  
  static struct mdio_device_id __maybe_unused bcm_cygnus_phy_tbl[] = {
  	{ PHY_ID_BCM_CYGNUS, 0xfffffff0, },
  	{ }
  };
  MODULE_DEVICE_TABLE(mdio, bcm_cygnus_phy_tbl);
  
  module_phy_driver(bcm_cygnus_phy_driver);
  
  MODULE_DESCRIPTION("Broadcom Cygnus internal PHY driver");
  MODULE_LICENSE("GPL v2");
  MODULE_AUTHOR("Broadcom Corporation");