Blame view

kernel/linux-rt-4.4.41/drivers/media/dvb-frontends/drxd_firm.h 3.14 KB
5113f6f70   김현기   kernel add
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
  /*
   * drxd_firm.h
   *
   * Copyright (C) 2006-2007 Micronas
   *
   * This program is free software; you can redistribute it and/or
   * modify it under the terms of the GNU General Public License
   * version 2 only, as published by the Free Software Foundation.
   *
   *
   * This program is distributed in the hope that it will be useful,
   * but WITHOUT ANY WARRANTY; without even the implied warranty of
   * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
   * GNU General Public License for more details.
   *
   *
   * You should have received a copy of the GNU General Public License
   * along with this program; if not, write to the Free Software
   * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
   * 02110-1301, USA
   * Or, point your browser to http://www.gnu.org/copyleft/gpl.html
   */
  
  #ifndef _DRXD_FIRM_H_
  #define _DRXD_FIRM_H_
  
  #include <linux/types.h>
  #include "drxd_map_firm.h"
  
  #define VERSION_MAJOR 1
  #define VERSION_MINOR 4
  #define VERSION_PATCH 23
  
  #define HI_TR_FUNC_ADDR HI_IF_RAM_USR_BEGIN__A
  
  #define DRXD_MAX_RETRIES (1000)
  #define HI_I2C_DELAY     84
  #define HI_I2C_BRIDGE_DELAY   750
  
  #define EQ_TD_TPS_PWR_UNKNOWN          0x00C0	/* Unknown configurations */
  #define EQ_TD_TPS_PWR_QPSK             0x016a
  #define EQ_TD_TPS_PWR_QAM16_ALPHAN     0x0195
  #define EQ_TD_TPS_PWR_QAM16_ALPHA1     0x0195
  #define EQ_TD_TPS_PWR_QAM16_ALPHA2     0x011E
  #define EQ_TD_TPS_PWR_QAM16_ALPHA4     0x01CE
  #define EQ_TD_TPS_PWR_QAM64_ALPHAN     0x019F
  #define EQ_TD_TPS_PWR_QAM64_ALPHA1     0x019F
  #define EQ_TD_TPS_PWR_QAM64_ALPHA2     0x00F8
  #define EQ_TD_TPS_PWR_QAM64_ALPHA4     0x014D
  
  #define DRXD_DEF_AG_PWD_CONSUMER 0x000E
  #define DRXD_DEF_AG_PWD_PRO 0x0000
  #define DRXD_DEF_AG_AGC_SIO 0x0000
  
  #define DRXD_FE_CTRL_MAX 1023
  
  #define DRXD_OSCDEV_DO_SCAN  (16)
  
  #define DRXD_OSCDEV_DONT_SCAN  (0)
  
  #define DRXD_OSCDEV_STEP  (275)
  
  #define DRXD_SCAN_TIMEOUT    (650)
  
  #define DRXD_BANDWIDTH_8MHZ_IN_HZ  (0x8B8249L)
  #define DRXD_BANDWIDTH_7MHZ_IN_HZ  (0x7A1200L)
  #define DRXD_BANDWIDTH_6MHZ_IN_HZ  (0x68A1B6L)
  
  #define IRLEN_COARSE_8K       (10)
  #define IRLEN_FINE_8K         (10)
  #define IRLEN_COARSE_2K       (7)
  #define IRLEN_FINE_2K         (9)
  #define DIFF_INVALID          (511)
  #define DIFF_TARGET           (4)
  #define DIFF_MARGIN           (1)
  
  extern u8 DRXD_InitAtomicRead[];
  extern u8 DRXD_HiI2cPatch_1[];
  extern u8 DRXD_HiI2cPatch_3[];
  
  extern u8 DRXD_InitSC[];
  
  extern u8 DRXD_ResetCEFR[];
  extern u8 DRXD_InitFEA2_1[];
  extern u8 DRXD_InitFEA2_2[];
  extern u8 DRXD_InitCPA2[];
  extern u8 DRXD_InitCEA2[];
  extern u8 DRXD_InitEQA2[];
  extern u8 DRXD_InitECA2[];
  extern u8 DRXD_ResetECA2[];
  extern u8 DRXD_ResetECRAM[];
  
  extern u8 DRXD_A2_microcode[];
  extern u32 DRXD_A2_microcode_length;
  
  extern u8 DRXD_InitFEB1_1[];
  extern u8 DRXD_InitFEB1_2[];
  extern u8 DRXD_InitCPB1[];
  extern u8 DRXD_InitCEB1[];
  extern u8 DRXD_InitEQB1[];
  extern u8 DRXD_InitECB1[];
  
  extern u8 DRXD_InitDiversityFront[];
  extern u8 DRXD_InitDiversityEnd[];
  extern u8 DRXD_DisableDiversity[];
  extern u8 DRXD_StartDiversityFront[];
  extern u8 DRXD_StartDiversityEnd[];
  
  extern u8 DRXD_DiversityDelay8MHZ[];
  extern u8 DRXD_DiversityDelay6MHZ[];
  
  extern u8 DRXD_B1_microcode[];
  extern u32 DRXD_B1_microcode_length;
  
  #endif