Blame view

kernel/linux-rt-4.4.41/arch/xtensa/mm/mmu.c 2.81 KB
5113f6f70   김현기   kernel add
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
  /*
   * xtensa mmu stuff
   *
   * Extracted from init.c
   */
  #include <linux/bootmem.h>
  #include <linux/percpu.h>
  #include <linux/init.h>
  #include <linux/string.h>
  #include <linux/slab.h>
  #include <linux/cache.h>
  
  #include <asm/tlb.h>
  #include <asm/tlbflush.h>
  #include <asm/mmu_context.h>
  #include <asm/page.h>
  #include <asm/initialize_mmu.h>
  #include <asm/io.h>
  
  #if defined(CONFIG_HIGHMEM)
  static void * __init init_pmd(unsigned long vaddr, unsigned long n_pages)
  {
  	pgd_t *pgd = pgd_offset_k(vaddr);
  	pmd_t *pmd = pmd_offset(pgd, vaddr);
  	pte_t *pte;
  	unsigned long i;
  
  	n_pages = ALIGN(n_pages, PTRS_PER_PTE);
  
  	pr_debug("%s: vaddr: 0x%08lx, n_pages: %ld
  ",
  		 __func__, vaddr, n_pages);
  
  	pte = alloc_bootmem_low_pages(n_pages * sizeof(pte_t));
  
  	for (i = 0; i < n_pages; ++i)
  		pte_clear(NULL, 0, pte + i);
  
  	for (i = 0; i < n_pages; i += PTRS_PER_PTE, ++pmd) {
  		pte_t *cur_pte = pte + i;
  
  		BUG_ON(!pmd_none(*pmd));
  		set_pmd(pmd, __pmd(((unsigned long)cur_pte) & PAGE_MASK));
  		BUG_ON(cur_pte != pte_offset_kernel(pmd, 0));
  		pr_debug("%s: pmd: 0x%p, pte: 0x%p
  ",
  			 __func__, pmd, cur_pte);
  	}
  	return pte;
  }
  
  static void __init fixedrange_init(void)
  {
  	init_pmd(__fix_to_virt(0), __end_of_fixed_addresses);
  }
  #endif
  
  void __init paging_init(void)
  {
  	memset(swapper_pg_dir, 0, PAGE_SIZE);
  #ifdef CONFIG_HIGHMEM
  	fixedrange_init();
  	pkmap_page_table = init_pmd(PKMAP_BASE, LAST_PKMAP);
  	kmap_init();
  #endif
  }
  
  /*
   * Flush the mmu and reset associated register to default values.
   */
  void init_mmu(void)
  {
  #if !(XCHAL_HAVE_PTP_MMU && XCHAL_HAVE_SPANNING_WAY)
  	/*
  	 * Writing zeros to the instruction and data TLBCFG special
  	 * registers ensure that valid values exist in the register.
  	 *
  	 * For existing PGSZID<w> fields, zero selects the first element
  	 * of the page-size array.  For nonexistent PGSZID<w> fields,
  	 * zero is the best value to write.  Also, when changing PGSZID<w>
  	 * fields, the corresponding TLB must be flushed.
  	 */
  	set_itlbcfg_register(0);
  	set_dtlbcfg_register(0);
  #endif
  #if XCHAL_HAVE_PTP_MMU && XCHAL_HAVE_SPANNING_WAY && defined(CONFIG_OF)
  	/*
  	 * Update the IO area mapping in case xtensa_kio_paddr has changed
  	 */
  	write_dtlb_entry(__pte(xtensa_kio_paddr + CA_WRITEBACK),
  			XCHAL_KIO_CACHED_VADDR + 6);
  	write_itlb_entry(__pte(xtensa_kio_paddr + CA_WRITEBACK),
  			XCHAL_KIO_CACHED_VADDR + 6);
  	write_dtlb_entry(__pte(xtensa_kio_paddr + CA_BYPASS),
  			XCHAL_KIO_BYPASS_VADDR + 6);
  	write_itlb_entry(__pte(xtensa_kio_paddr + CA_BYPASS),
  			XCHAL_KIO_BYPASS_VADDR + 6);
  #endif
  
  	local_flush_tlb_all();
  
  	/* Set rasid register to a known value. */
  
  	set_rasid_register(ASID_INSERT(ASID_USER_FIRST));
  
  	/* Set PTEVADDR special register to the start of the page
  	 * table, which is in kernel mappable space (ie. not
  	 * statically mapped).  This register's value is undefined on
  	 * reset.
  	 */
  	set_ptevaddr_register(PGTABLE_START);
  }