Blame view

kernel/linux-rt-4.4.41/arch/sparc/include/asm/psr.h 1.34 KB
5113f6f70   김현기   kernel add
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
  /*
   * psr.h: This file holds the macros for masking off various parts of
   *        the processor status register on the Sparc. This is valid
   *        for Version 8. On the V9 this is renamed to the PSTATE
   *        register and its members are accessed as fields like
   *        PSTATE.PRIV for the current CPU privilege level.
   *
   * Copyright (C) 1994 David S. Miller (davem@caip.rutgers.edu)
   */
  #ifndef __LINUX_SPARC_PSR_H
  #define __LINUX_SPARC_PSR_H
  
  #include <uapi/asm/psr.h>
  
  
  #ifndef __ASSEMBLY__
  /* Get the %psr register. */
  static inline unsigned int get_psr(void)
  {
  	unsigned int psr;
  	__asm__ __volatile__(
  		"rd	%%psr, %0
  \t"
  		"nop
  \t"
  		"nop
  \t"
  		"nop
  \t"
  	: "=r" (psr)
  	: /* no inputs */
  	: "memory");
  
  	return psr;
  }
  
  static inline void put_psr(unsigned int new_psr)
  {
  	__asm__ __volatile__(
  		"wr	%0, 0x0, %%psr
  \t"
  		"nop
  \t"
  		"nop
  \t"
  		"nop
  \t"
  	: /* no outputs */
  	: "r" (new_psr)
  	: "memory", "cc");
  }
  
  /* Get the %fsr register.  Be careful, make sure the floating point
   * enable bit is set in the %psr when you execute this or you will
   * incur a trap.
   */
  
  extern unsigned int fsr_storage;
  
  static inline unsigned int get_fsr(void)
  {
  	unsigned int fsr = 0;
  
  	__asm__ __volatile__(
  		"st	%%fsr, %1
  \t"
  		"ld	%1, %0
  \t"
  	: "=r" (fsr)
  	: "m" (fsr_storage));
  
  	return fsr;
  }
  
  #endif /* !(__ASSEMBLY__) */
  
  #endif /* !(__LINUX_SPARC_PSR_H) */