Blame view

kernel/linux-rt-4.4.41/arch/arm/include/asm/pgtable-3level-hwdef.h 4.11 KB
5113f6f70   김현기   kernel add
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
  /*
   * arch/arm/include/asm/pgtable-3level-hwdef.h
   *
   * Copyright (C) 2011 ARM Ltd.
   * Author: Catalin Marinas <catalin.marinas@arm.com>
   *
   * This program is free software; you can redistribute it and/or modify
   * it under the terms of the GNU General Public License version 2 as
   * published by the Free Software Foundation.
   *
   * This program is distributed in the hope that it will be useful,
   * but WITHOUT ANY WARRANTY; without even the implied warranty of
   * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
   * GNU General Public License for more details.
   *
   * You should have received a copy of the GNU General Public License
   * along with this program; if not, write to the Free Software
   * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
   */
  #ifndef _ASM_PGTABLE_3LEVEL_HWDEF_H
  #define _ASM_PGTABLE_3LEVEL_HWDEF_H
  
  /*
   * Hardware page table definitions.
   *
   * + Level 1/2 descriptor
   *   - common
   */
  #define PMD_TYPE_MASK		(_AT(pmdval_t, 3) << 0)
  #define PMD_TYPE_FAULT		(_AT(pmdval_t, 0) << 0)
  #define PMD_TYPE_TABLE		(_AT(pmdval_t, 3) << 0)
  #define PMD_TYPE_SECT		(_AT(pmdval_t, 1) << 0)
  #define PMD_TABLE_BIT		(_AT(pmdval_t, 1) << 1)
  #define PMD_BIT4		(_AT(pmdval_t, 0))
  #define PMD_DOMAIN(x)		(_AT(pmdval_t, 0))
  #define PMD_APTABLE_SHIFT	(61)
  #define PMD_APTABLE		(_AT(pgdval_t, 3) << PGD_APTABLE_SHIFT)
  #define PMD_PXNTABLE		(_AT(pgdval_t, 1) << 59)
  
  /*
   *   - section
   */
  #define PMD_SECT_BUFFERABLE	(_AT(pmdval_t, 1) << 2)
  #define PMD_SECT_CACHEABLE	(_AT(pmdval_t, 1) << 3)
  #define PMD_SECT_USER		(_AT(pmdval_t, 1) << 6)		/* AP[1] */
  #define PMD_SECT_AP2		(_AT(pmdval_t, 1) << 7)		/* read only */
  #ifdef CONFIG_KEYSTONE2_DMA_COHERENT
  #define PMD_SECT_S		(_AT(pmdval_t, 2) << 8)
  #else
  #define PMD_SECT_S		(_AT(pmdval_t, 3) << 8)
  #endif
  #define PMD_SECT_AF		(_AT(pmdval_t, 1) << 10)
  #define PMD_SECT_nG		(_AT(pmdval_t, 1) << 11)
  #define PMD_SECT_PXN		(_AT(pmdval_t, 1) << 53)
  #define PMD_SECT_XN		(_AT(pmdval_t, 1) << 54)
  #define PMD_SECT_AP_WRITE	(_AT(pmdval_t, 0))
  #define PMD_SECT_AP_READ	(_AT(pmdval_t, 0))
  #define PMD_SECT_AP1		(_AT(pmdval_t, 1) << 6)
  #define PMD_SECT_TEX(x)		(_AT(pmdval_t, 0))
  
  /*
   * AttrIndx[2:0] encoding (mapping attributes defined in the MAIR* registers).
   */
  #define PMD_SECT_UNCACHED	(_AT(pmdval_t, 0) << 2)	/* strongly ordered */
  #define PMD_SECT_BUFFERED	(_AT(pmdval_t, 1) << 2)	/* normal non-cacheable */
  #define PMD_SECT_WT		(_AT(pmdval_t, 2) << 2)	/* normal inner write-through */
  #define PMD_SECT_WB		(_AT(pmdval_t, 3) << 2)	/* normal inner write-back */
  #define PMD_SECT_WBWA		(_AT(pmdval_t, 7) << 2)	/* normal inner write-alloc */
  
  /*
   * + Level 3 descriptor (PTE)
   */
  #define PTE_TYPE_MASK		(_AT(pteval_t, 3) << 0)
  #define PTE_TYPE_FAULT		(_AT(pteval_t, 0) << 0)
  #define PTE_TYPE_PAGE		(_AT(pteval_t, 3) << 0)
  #define PTE_TABLE_BIT		(_AT(pteval_t, 1) << 1)
  #define PTE_BUFFERABLE		(_AT(pteval_t, 1) << 2)		/* AttrIndx[0] */
  #define PTE_CACHEABLE		(_AT(pteval_t, 1) << 3)		/* AttrIndx[1] */
  #define PTE_AP2			(_AT(pteval_t, 1) << 7)		/* AP[2] */
  #ifdef CONFIG_KEYSTONE2_DMA_COHERENT
  /* SH[1:0], outer shareable */
  #define PTE_EXT_SHARED		(_AT(pteval_t, 2) << 8)
  #else
  #define PTE_EXT_SHARED		(_AT(pteval_t, 3) << 8)		/* SH[1:0], inner shareable */
  #endif
  #define PTE_EXT_AF		(_AT(pteval_t, 1) << 10)	/* Access Flag */
  #define PTE_EXT_NG		(_AT(pteval_t, 1) << 11)	/* nG */
  #define PTE_EXT_PXN		(_AT(pteval_t, 1) << 53)	/* PXN */
  #define PTE_EXT_XN		(_AT(pteval_t, 1) << 54)	/* XN */
  
  /*
   * 40-bit physical address supported.
   */
  #define PHYS_MASK_SHIFT		(40)
  #define PHYS_MASK		((1ULL << PHYS_MASK_SHIFT) - 1)
  
  /*
   * TTBR0/TTBR1 split (PAGE_OFFSET):
   *   0x40000000: T0SZ = 2, T1SZ = 0 (not used)
   *   0x80000000: T0SZ = 0, T1SZ = 1
   *   0xc0000000: T0SZ = 0, T1SZ = 2
   *
   * Only use this feature if PHYS_OFFSET <= PAGE_OFFSET, otherwise
   * booting secondary CPUs would end up using TTBR1 for the identity
   * mapping set up in TTBR0.
   */
  #if defined CONFIG_VMSPLIT_2G
  #define TTBR1_OFFSET	16			/* skip two L1 entries */
  #elif defined CONFIG_VMSPLIT_3G
  #define TTBR1_OFFSET	(4096 * (1 + 3))	/* only L2, skip pgd + 3*pmd */
  #else
  #define TTBR1_OFFSET	0
  #endif
  
  #define TTBR1_SIZE	(((PAGE_OFFSET >> 30) - 1) << 16)
  
  #endif