Blame view

kernel/linux-imx6_3.14.28/drivers/video/mb862xx/mb862xxfb.h 3.22 KB
6b13f685e   김민수   BSP 최초 추가
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
  #ifndef __MB862XX_H__
  #define __MB862XX_H__
  
  struct mb862xx_l1_cfg {
  	unsigned short sx;
  	unsigned short sy;
  	unsigned short sw;
  	unsigned short sh;
  	unsigned short dx;
  	unsigned short dy;
  	unsigned short dw;
  	unsigned short dh;
  	int mirror;
  };
  
  #define MB862XX_BASE		'M'
  #define MB862XX_L1_GET_CFG	_IOR(MB862XX_BASE, 0, struct mb862xx_l1_cfg*)
  #define MB862XX_L1_SET_CFG	_IOW(MB862XX_BASE, 1, struct mb862xx_l1_cfg*)
  #define MB862XX_L1_ENABLE	_IOW(MB862XX_BASE, 2, int)
  #define MB862XX_L1_CAP_CTL	_IOW(MB862XX_BASE, 3, int)
  
  #ifdef __KERNEL__
  
  #define PCI_VENDOR_ID_FUJITSU_LIMITED	0x10cf
  #define PCI_DEVICE_ID_FUJITSU_CORALP	0x2019
  #define PCI_DEVICE_ID_FUJITSU_CORALPA	0x201e
  #define PCI_DEVICE_ID_FUJITSU_CARMINE	0x202b
  
  #define GC_MMR_CORALP_EVB_VAL		0x11d7fa13
  
  enum gdctype {
  	BT_NONE,
  	BT_LIME,
  	BT_MINT,
  	BT_CORAL,
  	BT_CORALP,
  	BT_CARMINE,
  };
  
  struct mb862xx_gc_mode {
  	struct fb_videomode	def_mode;	/* mode of connected display */
  	unsigned int		def_bpp;	/* default depth */
  	unsigned long		max_vram;	/* connected SDRAM size */
  	unsigned long		ccf;		/* gdc clk */
  	unsigned long		mmr;		/* memory mode for SDRAM */
  };
  
  /* private data */
  struct mb862xxfb_par {
  	struct fb_info		*info;		/* fb info head */
  	struct device		*dev;
  	struct pci_dev		*pdev;
  	struct resource		*res;		/* framebuffer/mmio resource */
  
  	resource_size_t		fb_base_phys;	/* fb base, 36-bit PPC440EPx */
  	resource_size_t		mmio_base_phys;	/* io base addr */
  	void __iomem		*fb_base;	/* remapped framebuffer */
  	void __iomem		*mmio_base;	/* remapped registers */
  	size_t			mapped_vram;	/* length of remapped vram */
  	size_t			mmio_len;	/* length of register region */
  	unsigned long		cap_buf;	/* capture buffers offset */
  	size_t			cap_len;	/* length of capture buffers */
  
  	void __iomem		*host;		/* relocatable reg. bases */
  	void __iomem		*i2c;
  	void __iomem		*disp;
  	void __iomem		*disp1;
  	void __iomem		*cap;
  	void __iomem		*cap1;
  	void __iomem		*draw;
  	void __iomem		*geo;
  	void __iomem		*pio;
  	void __iomem		*ctrl;
  	void __iomem		*dram_ctrl;
  	void __iomem		*wrback;
  
  	unsigned int		irq;
  	unsigned int		type;		/* GDC type */
  	unsigned int		refclk;		/* disp. reference clock */
  	struct mb862xx_gc_mode	*gc_mode;	/* GDC mode init data */
  	int			pre_init;	/* don't init display if 1 */
  	struct i2c_adapter	*adap;		/* GDC I2C bus adapter */
  	int			i2c_rs;
  
  	struct mb862xx_l1_cfg	l1_cfg;
  	int			l1_stride;
  
  	u32			pseudo_palette[16];
  };
  
  extern void mb862xxfb_init_accel(struct fb_info *info, int xres);
  #ifdef CONFIG_FB_MB862XX_I2C
  extern int mb862xx_i2c_init(struct mb862xxfb_par *par);
  extern void mb862xx_i2c_exit(struct mb862xxfb_par *par);
  #else
  static inline int mb862xx_i2c_init(struct mb862xxfb_par *par) { return 0; }
  static inline void mb862xx_i2c_exit(struct mb862xxfb_par *par) { }
  #endif
  
  #if defined(CONFIG_FB_MB862XX_LIME) && defined(CONFIG_FB_MB862XX_PCI_GDC)
  #error	"Select Lime GDC or CoralP/Carmine support, but not both together"
  #endif
  #if defined(CONFIG_FB_MB862XX_LIME)
  #define gdc_read	__raw_readl
  #define gdc_write	__raw_writel
  #else
  #define gdc_read	readl
  #define gdc_write	writel
  #endif
  
  #define inreg(type, off)	\
  	gdc_read((par->type + (off)))
  
  #define outreg(type, off, val)	\
  	gdc_write((val), (par->type + (off)))
  
  #define pack(a, b)	(((a) << 16) | (b))
  
  #endif /* __KERNEL__ */
  
  #endif