Blame view

kernel/linux-imx6_3.14.28/arch/arm/mm/tlb-v6.S 2.58 KB
6b13f685e   김민수   BSP 최초 추가
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
  /*
   *  linux/arch/arm/mm/tlb-v6.S
   *
   *  Copyright (C) 1997-2002 Russell King
   *
   * This program is free software; you can redistribute it and/or modify
   * it under the terms of the GNU General Public License version 2 as
   * published by the Free Software Foundation.
   *
   *  ARM architecture version 6 TLB handling functions.
   *  These assume a split I/D TLB.
   */
  #include <linux/init.h>
  #include <linux/linkage.h>
  #include <asm/asm-offsets.h>
  #include <asm/page.h>
  #include <asm/tlbflush.h>
  #include "proc-macros.S"
  
  #define HARVARD_TLB
  
  /*
   *	v6wbi_flush_user_tlb_range(start, end, vma)
   *
   *	Invalidate a range of TLB entries in the specified address space.
   *
   *	- start - start address (may not be aligned)
   *	- end   - end address (exclusive, may not be aligned)
   *	- vma   - vma_struct describing address range
   *
   *	It is assumed that:
   *	- the "Invalidate single entry" instruction will invalidate
   *	  both the I and the D TLBs on Harvard-style TLBs
   */
  ENTRY(v6wbi_flush_user_tlb_range)
  	vma_vm_mm r3, r2			@ get vma->vm_mm
  	mov	ip, #0
  	mmid	r3, r3				@ get vm_mm->context.id
  	mcr	p15, 0, ip, c7, c10, 4		@ drain write buffer
  	mov	r0, r0, lsr #PAGE_SHIFT		@ align address
  	mov	r1, r1, lsr #PAGE_SHIFT
  	asid	r3, r3				@ mask ASID
  	orr	r0, r3, r0, lsl #PAGE_SHIFT	@ Create initial MVA
  	mov	r1, r1, lsl #PAGE_SHIFT
  	vma_vm_flags r2, r2			@ get vma->vm_flags
  1:
  #ifdef HARVARD_TLB
  	mcr	p15, 0, r0, c8, c6, 1		@ TLB invalidate D MVA (was 1)
  	tst	r2, #VM_EXEC			@ Executable area ?
  	mcrne	p15, 0, r0, c8, c5, 1		@ TLB invalidate I MVA (was 1)
  #else
  	mcr	p15, 0, r0, c8, c7, 1		@ TLB invalidate MVA (was 1)
  #endif
  	add	r0, r0, #PAGE_SZ
  	cmp	r0, r1
  	blo	1b
  	mcr	p15, 0, ip, c7, c10, 4		@ data synchronization barrier
  	mov	pc, lr
  
  /*
   *	v6wbi_flush_kern_tlb_range(start,end)
   *
   *	Invalidate a range of kernel TLB entries
   *
   *	- start - start address (may not be aligned)
   *	- end   - end address (exclusive, may not be aligned)
   */
  ENTRY(v6wbi_flush_kern_tlb_range)
  	mov	r2, #0
  	mcr	p15, 0, r2, c7, c10, 4		@ drain write buffer
  	mov	r0, r0, lsr #PAGE_SHIFT		@ align address
  	mov	r1, r1, lsr #PAGE_SHIFT
  	mov	r0, r0, lsl #PAGE_SHIFT
  	mov	r1, r1, lsl #PAGE_SHIFT
  1:
  #ifdef HARVARD_TLB
  	mcr	p15, 0, r0, c8, c6, 1		@ TLB invalidate D MVA
  	mcr	p15, 0, r0, c8, c5, 1		@ TLB invalidate I MVA
  #else
  	mcr	p15, 0, r0, c8, c7, 1		@ TLB invalidate MVA
  #endif
  	add	r0, r0, #PAGE_SZ
  	cmp	r0, r1
  	blo	1b
  	mcr	p15, 0, r2, c7, c10, 4		@ data synchronization barrier
  	mcr	p15, 0, r2, c7, c5, 4		@ prefetch flush (isb)
  	mov	pc, lr
  
  	__INIT
  
  	/* define struct cpu_tlb_fns (see <asm/tlbflush.h> and proc-macros.S) */
  	define_tlb_functions v6wbi, v6wbi_tlb_flags