Blame view

kernel/linux-imx6_3.14.28/arch/arm/mach-omap2/clock.h 9.66 KB
6b13f685e   김민수   BSP 최초 추가
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
  /*
   *  linux/arch/arm/mach-omap2/clock.h
   *
   *  Copyright (C) 2005-2009 Texas Instruments, Inc.
   *  Copyright (C) 2004-2011 Nokia Corporation
   *
   *  Contacts:
   *  Richard Woodruff <r-woodruff2@ti.com>
   *  Paul Walmsley
   *
   * This program is free software; you can redistribute it and/or modify
   * it under the terms of the GNU General Public License version 2 as
   * published by the Free Software Foundation.
   */
  
  #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK_H
  #define __ARCH_ARM_MACH_OMAP2_CLOCK_H
  
  #include <linux/kernel.h>
  #include <linux/list.h>
  
  #include <linux/clkdev.h>
  #include <linux/clk-provider.h>
  #include <linux/clk/ti.h>
  
  struct omap_clk {
  	u16				cpu;
  	struct clk_lookup		lk;
  };
  
  #define CLK(dev, con, ck)		\
  	{				\
  		.lk = {			\
  			.dev_id = dev,	\
  			.con_id = con,	\
  			.clk = ck,	\
  		},			\
  	}
  
  struct clockdomain;
  
  #define DEFINE_STRUCT_CLK(_name, _parent_array_name, _clkops_name)	\
  	static struct clk _name = {				\
  		.name = #_name,					\
  		.hw = &_name##_hw.hw,				\
  		.parent_names = _parent_array_name,		\
  		.num_parents = ARRAY_SIZE(_parent_array_name),	\
  		.ops = &_clkops_name,				\
  	};
  
  #define DEFINE_STRUCT_CLK_FLAGS(_name, _parent_array_name,	\
  				_clkops_name, _flags)		\
  	static struct clk _name = {				\
  		.name = #_name,					\
  		.hw = &_name##_hw.hw,				\
  		.parent_names = _parent_array_name,		\
  		.num_parents = ARRAY_SIZE(_parent_array_name),	\
  		.ops = &_clkops_name,				\
  		.flags = _flags,				\
  	};
  
  #define DEFINE_STRUCT_CLK_HW_OMAP(_name, _clkdm_name)		\
  	static struct clk_hw_omap _name##_hw = {		\
  		.hw = {						\
  			.clk = &_name,				\
  		},						\
  		.clkdm_name = _clkdm_name,			\
  	};
  
  #define DEFINE_CLK_OMAP_MUX(_name, _clkdm_name, _clksel,	\
  			    _clksel_reg, _clksel_mask,		\
  			    _parent_names, _ops)		\
  	static struct clk _name;				\
  	static struct clk_hw_omap _name##_hw = {		\
  		.hw = {						\
  			.clk = &_name,				\
  		},						\
  		.clksel		= _clksel,			\
  		.clksel_reg	= _clksel_reg,			\
  		.clksel_mask	= _clksel_mask,			\
  		.clkdm_name	= _clkdm_name,			\
  	};							\
  	DEFINE_STRUCT_CLK(_name, _parent_names, _ops);
  
  #define DEFINE_CLK_OMAP_MUX_GATE(_name, _clkdm_name, _clksel,	\
  				 _clksel_reg, _clksel_mask,	\
  				 _enable_reg, _enable_bit,	\
  				 _hwops, _parent_names, _ops)	\
  	static struct clk _name;				\
  	static struct clk_hw_omap _name##_hw = {		\
  		.hw = {						\
  			.clk = &_name,				\
  		},						\
  		.ops		= _hwops,			\
  		.enable_reg	= _enable_reg,			\
  		.enable_bit	= _enable_bit,			\
  		.clksel		= _clksel,			\
  		.clksel_reg	= _clksel_reg,			\
  		.clksel_mask	= _clksel_mask,			\
  		.clkdm_name	= _clkdm_name,			\
  	};							\
  	DEFINE_STRUCT_CLK(_name, _parent_names, _ops);
  
  #define DEFINE_CLK_OMAP_HSDIVIDER(_name, _parent_name,		\
  				_parent_ptr, _flags,		\
  				_clksel_reg, _clksel_mask)	\
  	static const struct clksel _name##_div[] = {		\
  		{						\
  			.parent = _parent_ptr,			\
  			.rates = div31_1to31_rates		\
  		},						\
  		{ .parent = NULL },				\
  	};							\
  	static struct clk _name;				\
  	static const char *_name##_parent_names[] = {		\
  		_parent_name,					\
  	};							\
  	static struct clk_hw_omap _name##_hw = {		\
  		.hw = {						\
  			.clk = &_name,				\
  		},						\
  		.clksel		= _name##_div,			\
  		.clksel_reg	= _clksel_reg,			\
  		.clksel_mask	= _clksel_mask,			\
  		.ops		= &clkhwops_omap4_dpllmx,	\
  	};							\
  	DEFINE_STRUCT_CLK(_name, _name##_parent_names, omap_hsdivider_ops);
  
  /* struct clksel_rate.flags possibilities */
  #define RATE_IN_242X		(1 << 0)
  #define RATE_IN_243X		(1 << 1)
  #define RATE_IN_3430ES1		(1 << 2)	/* 3430ES1 rates only */
  #define RATE_IN_3430ES2PLUS	(1 << 3)	/* 3430 ES >= 2 rates only */
  #define RATE_IN_36XX		(1 << 4)
  #define RATE_IN_4430		(1 << 5)
  #define RATE_IN_TI816X		(1 << 6)
  #define RATE_IN_4460		(1 << 7)
  #define RATE_IN_AM33XX		(1 << 8)
  #define RATE_IN_TI814X		(1 << 9)
  
  #define RATE_IN_24XX		(RATE_IN_242X | RATE_IN_243X)
  #define RATE_IN_34XX		(RATE_IN_3430ES1 | RATE_IN_3430ES2PLUS)
  #define RATE_IN_3XXX		(RATE_IN_34XX | RATE_IN_36XX)
  #define RATE_IN_44XX		(RATE_IN_4430 | RATE_IN_4460)
  
  /* RATE_IN_3430ES2PLUS_36XX includes 34xx/35xx with ES >=2, and all 36xx/37xx */
  #define RATE_IN_3430ES2PLUS_36XX	(RATE_IN_3430ES2PLUS | RATE_IN_36XX)
  
  
  /**
   * struct clksel_rate - register bitfield values corresponding to clk divisors
   * @val: register bitfield value (shifted to bit 0)
   * @div: clock divisor corresponding to @val
   * @flags: (see "struct clksel_rate.flags possibilities" above)
   *
   * @val should match the value of a read from struct clk.clksel_reg
   * AND'ed with struct clk.clksel_mask, shifted right to bit 0.
   *
   * @div is the divisor that should be applied to the parent clock's rate
   * to produce the current clock's rate.
   */
  struct clksel_rate {
  	u32			val;
  	u8			div;
  	u16			flags;
  };
  
  /**
   * struct clksel - available parent clocks, and a pointer to their divisors
   * @parent: struct clk * to a possible parent clock
   * @rates: available divisors for this parent clock
   *
   * A struct clksel is always associated with one or more struct clks
   * and one or more struct clksel_rates.
   */
  struct clksel {
  	struct clk		 *parent;
  	const struct clksel_rate *rates;
  };
  
  struct clk_hw_omap_ops {
  	void			(*find_idlest)(struct clk_hw_omap *oclk,
  					void __iomem **idlest_reg,
  					u8 *idlest_bit, u8 *idlest_val);
  	void			(*find_companion)(struct clk_hw_omap *oclk,
  					void __iomem **other_reg,
  					u8 *other_bit);
  	void			(*allow_idle)(struct clk_hw_omap *oclk);
  	void			(*deny_idle)(struct clk_hw_omap *oclk);
  };
  
  unsigned long omap_fixed_divisor_recalc(struct clk_hw *hw,
  					unsigned long parent_rate);
  
  /* CM_CLKSEL2_PLL.CORE_CLK_SRC bits (2XXX) */
  #define CORE_CLK_SRC_32K		0x0
  #define CORE_CLK_SRC_DPLL		0x1
  #define CORE_CLK_SRC_DPLL_X2		0x2
  
  /* OMAP2xxx CM_CLKEN_PLL.EN_DPLL bits - for omap2_get_dpll_rate() */
  #define OMAP2XXX_EN_DPLL_LPBYPASS		0x1
  #define OMAP2XXX_EN_DPLL_FRBYPASS		0x2
  #define OMAP2XXX_EN_DPLL_LOCKED			0x3
  
  /* OMAP3xxx CM_CLKEN_PLL*.EN_*_DPLL bits - for omap2_get_dpll_rate() */
  #define OMAP3XXX_EN_DPLL_LPBYPASS		0x5
  #define OMAP3XXX_EN_DPLL_FRBYPASS		0x6
  #define OMAP3XXX_EN_DPLL_LOCKED			0x7
  
  /* OMAP4xxx CM_CLKMODE_DPLL*.EN_*_DPLL bits - for omap2_get_dpll_rate() */
  #define OMAP4XXX_EN_DPLL_MNBYPASS		0x4
  #define OMAP4XXX_EN_DPLL_LPBYPASS		0x5
  #define OMAP4XXX_EN_DPLL_FRBYPASS		0x6
  #define OMAP4XXX_EN_DPLL_LOCKED			0x7
  
  u32 omap3_dpll_autoidle_read(struct clk_hw_omap *clk);
  void omap3_dpll_allow_idle(struct clk_hw_omap *clk);
  void omap3_dpll_deny_idle(struct clk_hw_omap *clk);
  int omap4_dpllmx_gatectrl_read(struct clk_hw_omap *clk);
  void omap4_dpllmx_allow_gatectrl(struct clk_hw_omap *clk);
  void omap4_dpllmx_deny_gatectrl(struct clk_hw_omap *clk);
  
  void __init omap2_clk_disable_clkdm_control(void);
  
  /* clkt_clksel.c public functions */
  u32 omap2_clksel_round_rate_div(struct clk_hw_omap *clk,
  				unsigned long target_rate,
  				u32 *new_div);
  u8 omap2_clksel_find_parent_index(struct clk_hw *hw);
  unsigned long omap2_clksel_recalc(struct clk_hw *hw, unsigned long parent_rate);
  long omap2_clksel_round_rate(struct clk_hw *hw, unsigned long target_rate,
  				unsigned long *parent_rate);
  int omap2_clksel_set_rate(struct clk_hw *hw, unsigned long rate,
  				unsigned long parent_rate);
  int omap2_clksel_set_parent(struct clk_hw *hw, u8 field_val);
  
  /* clkt_iclk.c public functions */
  extern void omap2_clkt_iclk_allow_idle(struct clk_hw_omap *clk);
  extern void omap2_clkt_iclk_deny_idle(struct clk_hw_omap *clk);
  
  unsigned long omap2_get_dpll_rate(struct clk_hw_omap *clk);
  
  void omap2_clk_dflt_find_companion(struct clk_hw_omap *clk,
  				   void __iomem **other_reg,
  				   u8 *other_bit);
  void omap2_clk_dflt_find_idlest(struct clk_hw_omap *clk,
  				void __iomem **idlest_reg,
  				u8 *idlest_bit, u8 *idlest_val);
  int omap2_clk_enable_autoidle_all(void);
  int omap2_clk_allow_idle(struct clk *clk);
  int omap2_clk_deny_idle(struct clk *clk);
  int omap2_clk_switch_mpurate_at_boot(const char *mpurate_ck_name);
  void omap2_clk_print_new_rates(const char *hfclkin_ck_name,
  			       const char *core_ck_name,
  			       const char *mpu_ck_name);
  
  u32 omap2_clk_readl(struct clk_hw_omap *clk, void __iomem *reg);
  void omap2_clk_writel(u32 val, struct clk_hw_omap *clk, void __iomem *reg);
  
  extern u16 cpu_mask;
  
  extern const struct clkops clkops_omap2_dflt_wait;
  extern const struct clkops clkops_dummy;
  extern const struct clkops clkops_omap2_dflt;
  
  extern struct clk_functions omap2_clk_functions;
  
  extern const struct clksel_rate gpt_32k_rates[];
  extern const struct clksel_rate gpt_sys_rates[];
  extern const struct clksel_rate gfx_l3_rates[];
  extern const struct clksel_rate dsp_ick_rates[];
  extern struct clk dummy_ck;
  
  extern const struct clk_hw_omap_ops clkhwops_iclk_wait;
  extern const struct clk_hw_omap_ops clkhwops_wait;
  extern const struct clk_hw_omap_ops clkhwops_omap3430es2_ssi_wait;
  extern const struct clk_hw_omap_ops clkhwops_omap3430es2_dss_usbhost_wait;
  extern const struct clk_hw_omap_ops clkhwops_omap3430es2_hsotgusb_wait;
  extern const struct clk_hw_omap_ops clkhwops_am35xx_ipss_module_wait;
  extern const struct clk_hw_omap_ops clkhwops_apll54;
  extern const struct clk_hw_omap_ops clkhwops_apll96;
  extern const struct clk_hw_omap_ops clkhwops_omap2xxx_dpll;
  extern const struct clk_hw_omap_ops clkhwops_omap2430_i2chs_wait;
  
  /* clksel_rate blocks shared between OMAP44xx and AM33xx */
  extern const struct clksel_rate div_1_0_rates[];
  extern const struct clksel_rate div3_1to4_rates[];
  extern const struct clksel_rate div_1_1_rates[];
  extern const struct clksel_rate div_1_2_rates[];
  extern const struct clksel_rate div_1_3_rates[];
  extern const struct clksel_rate div_1_4_rates[];
  extern const struct clksel_rate div31_1to31_rates[];
  
  extern void __iomem *clk_memmaps[];
  
  extern int am33xx_clk_init(void);
  
  extern int omap2_clkops_enable_clkdm(struct clk_hw *hw);
  extern void omap2_clkops_disable_clkdm(struct clk_hw *hw);
  
  extern void omap_clocks_register(struct omap_clk *oclks, int cnt);
  #endif