Blame view

kernel/linux-imx6_3.14.28/arch/sh/lib/delay.c 1.04 KB
6b13f685e   김민수   BSP 최초 추가
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
  /*
   *	Precise Delay Loops for SuperH
   *
   *	Copyright (C) 1999 Niibe Yutaka & Kaz Kojima
   */
  
  #include <linux/sched.h>
  #include <linux/delay.h>
  
  void __delay(unsigned long loops)
  {
  	__asm__ __volatile__(
  		/*
  		 * ST40-300 appears to have an issue with this code,
  		 * normally taking two cycles each loop, as with all
  		 * other SH variants. If however the branch and the
  		 * delay slot straddle an 8 byte boundary, this increases
  		 * to 3 cycles.
  		 * This align directive ensures this doesn't occur.
  		 */
  		".balign 8
  \t"
  
  		"tst	%0, %0
  \t"
  		"1:\t"
  		"bf/s	1b
  \t"
  		" dt	%0"
  		: "=r" (loops)
  		: "0" (loops)
  		: "t");
  }
  
  inline void __const_udelay(unsigned long xloops)
  {
  	xloops *= 4;
  	__asm__("dmulu.l	%0, %2
  \t"
  		"sts	mach, %0"
  		: "=r" (xloops)
  		: "0" (xloops),
  		  "r" (cpu_data[raw_smp_processor_id()].loops_per_jiffy * (HZ/4))
  		: "macl", "mach");
  	__delay(++xloops);
  }
  
  void __udelay(unsigned long usecs)
  {
  	__const_udelay(usecs * 0x000010c6);  /* 2**32 / 1000000 */
  }
  
  void __ndelay(unsigned long nsecs)
  {
  	__const_udelay(nsecs * 0x00000005);
  }