Blame view

kernel/linux-imx6_3.14.28/include/linux/svga.h 3.71 KB
6b13f685e   김민수   BSP 최초 추가
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
  #ifndef _LINUX_SVGA_H
  #define _LINUX_SVGA_H
  
  #include <linux/pci.h>
  #include <video/vga.h>
  
  /* Terminator for register set */
  
  #define VGA_REGSET_END_VAL	0xFF
  #define VGA_REGSET_END		{VGA_REGSET_END_VAL, 0, 0}
  
  struct vga_regset {
  	u8 regnum;
  	u8 lowbit;
  	u8 highbit;
  };
  
  /* ------------------------------------------------------------------------- */
  
  #define SVGA_FORMAT_END_VAL	0xFFFF
  #define SVGA_FORMAT_END		{SVGA_FORMAT_END_VAL, {0, 0, 0}, {0, 0, 0}, {0, 0, 0}, {0, 0, 0}, 0, 0, 0, 0, 0, 0}
  
  struct svga_fb_format {
  	/* var part */
  	u32 bits_per_pixel;
  	struct fb_bitfield red;
  	struct fb_bitfield green;
  	struct fb_bitfield blue;
  	struct fb_bitfield transp;
  	u32 nonstd;
  	/* fix part */
  	u32 type;
  	u32 type_aux;
  	u32 visual;
  	u32 xpanstep;
  	u32 xresstep;
  };
  
  struct svga_timing_regs {
  	const struct vga_regset *h_total_regs;
  	const struct vga_regset *h_display_regs;
  	const struct vga_regset *h_blank_start_regs;
  	const struct vga_regset *h_blank_end_regs;
  	const struct vga_regset *h_sync_start_regs;
  	const struct vga_regset *h_sync_end_regs;
  
  	const struct vga_regset *v_total_regs;
  	const struct vga_regset *v_display_regs;
  	const struct vga_regset *v_blank_start_regs;
  	const struct vga_regset *v_blank_end_regs;
  	const struct vga_regset *v_sync_start_regs;
  	const struct vga_regset *v_sync_end_regs;
  };
  
  struct svga_pll {
  	u16 m_min;
  	u16 m_max;
  	u16 n_min;
  	u16 n_max;
  	u16 r_min;
  	u16 r_max;  /* r_max < 32 */
  	u32 f_vco_min;
  	u32 f_vco_max;
  	u32 f_base;
  };
  
  
  /* Write a value to the attribute register */
  
  static inline void svga_wattr(void __iomem *regbase, u8 index, u8 data)
  {
  	vga_r(regbase, VGA_IS1_RC);
  	vga_w(regbase, VGA_ATT_IW, index);
  	vga_w(regbase, VGA_ATT_W, data);
  }
  
  /* Write a value to a sequence register with a mask */
  
  static inline void svga_wseq_mask(void __iomem *regbase, u8 index, u8 data, u8 mask)
  {
  	vga_wseq(regbase, index, (data & mask) | (vga_rseq(regbase, index) & ~mask));
  }
  
  /* Write a value to a CRT register with a mask */
  
  static inline void svga_wcrt_mask(void __iomem *regbase, u8 index, u8 data, u8 mask)
  {
  	vga_wcrt(regbase, index, (data & mask) | (vga_rcrt(regbase, index) & ~mask));
  }
  
  static inline int svga_primary_device(struct pci_dev *dev)
  {
  	u16 flags;
  	pci_read_config_word(dev, PCI_COMMAND, &flags);
  	return (flags & PCI_COMMAND_IO);
  }
  
  
  void svga_wcrt_multi(void __iomem *regbase, const struct vga_regset *regset, u32 value);
  void svga_wseq_multi(void __iomem *regbase, const struct vga_regset *regset, u32 value);
  
  void svga_set_default_gfx_regs(void __iomem *regbase);
  void svga_set_default_atc_regs(void __iomem *regbase);
  void svga_set_default_seq_regs(void __iomem *regbase);
  void svga_set_default_crt_regs(void __iomem *regbase);
  void svga_set_textmode_vga_regs(void __iomem *regbase);
  
  void svga_settile(struct fb_info *info, struct fb_tilemap *map);
  void svga_tilecopy(struct fb_info *info, struct fb_tilearea *area);
  void svga_tilefill(struct fb_info *info, struct fb_tilerect *rect);
  void svga_tileblit(struct fb_info *info, struct fb_tileblit *blit);
  void svga_tilecursor(void __iomem *regbase, struct fb_info *info, struct fb_tilecursor *cursor);
  int svga_get_tilemax(struct fb_info *info);
  void svga_get_caps(struct fb_info *info, struct fb_blit_caps *caps,
  		   struct fb_var_screeninfo *var);
  
  int svga_compute_pll(const struct svga_pll *pll, u32 f_wanted, u16 *m, u16 *n, u16 *r, int node);
  int svga_check_timings(const struct svga_timing_regs *tm, struct fb_var_screeninfo *var, int node);
  void svga_set_timings(void __iomem *regbase, const struct svga_timing_regs *tm, struct fb_var_screeninfo *var, u32 hmul, u32 hdiv, u32 vmul, u32 vdiv, u32 hborder, int node);
  
  int svga_match_format(const struct svga_fb_format *frm, struct fb_var_screeninfo *var, struct fb_fix_screeninfo *fix);
  
  #endif /* _LINUX_SVGA_H */