Blame view

kernel/linux-imx6_3.14.28/arch/arm/mach-s3c64xx/s3c6410.c 2.28 KB
6b13f685e   김민수   BSP 최초 추가
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
  /* linux/arch/arm/mach-s3c64xx/s3c6410.c
   *
   * Copyright 2008 Simtec Electronics
   * Copyright 2008 Simtec Electronics
   *	Ben Dooks <ben@simtec.co.uk>
   *	http://armlinux.simtec.co.uk/
   *
   * This program is free software; you can redistribute it and/or modify
   * it under the terms of the GNU General Public License version 2 as
   * published by the Free Software Foundation.
  */
  
  /*
   * NOTE: Code in this file is not used when booting with Device Tree support.
   */
  
  #include <linux/kernel.h>
  #include <linux/types.h>
  #include <linux/interrupt.h>
  #include <linux/list.h>
  #include <linux/timer.h>
  #include <linux/init.h>
  #include <linux/clk.h>
  #include <linux/io.h>
  #include <linux/device.h>
  #include <linux/serial_core.h>
  #include <linux/platform_device.h>
  #include <linux/of.h>
  
  #include <asm/mach/arch.h>
  #include <asm/mach/map.h>
  #include <asm/mach/irq.h>
  
  #include <mach/hardware.h>
  #include <asm/irq.h>
  
  #include <plat/cpu-freq.h>
  #include <plat/regs-serial.h>
  #include <mach/regs-clock.h>
  
  #include <plat/cpu.h>
  #include <plat/devs.h>
  #include <plat/clock.h>
  #include <plat/sdhci.h>
  #include <plat/ata-core.h>
  #include <plat/adc-core.h>
  #include <plat/iic-core.h>
  #include <plat/onenand-core.h>
  
  #include "common.h"
  
  void __init s3c6410_map_io(void)
  {
  	/* initialise device information early */
  	s3c6410_default_sdhci0();
  	s3c6410_default_sdhci1();
  	s3c6410_default_sdhci2();
  
  	/* the i2c devices are directly compatible with s3c2440 */
  	s3c_i2c0_setname("s3c2440-i2c");
  	s3c_i2c1_setname("s3c2440-i2c");
  
  	s3c_adc_setname("s3c64xx-adc");
  	s3c_device_nand.name = "s3c6400-nand";
  	s3c_onenand_setname("s3c6410-onenand");
  	s3c64xx_onenand1_setname("s3c6410-onenand");
  	s3c_cfcon_setname("s3c64xx-pata");
  }
  
  void __init s3c6410_init_irq(void)
  {
  	/* VIC0 is missing IRQ7, VIC1 is fully populated. */
  	s3c64xx_init_irq(~0 & ~(1 << 7), ~0);
  }
  
  struct bus_type s3c6410_subsys = {
  	.name		= "s3c6410-core",
  	.dev_name	= "s3c6410-core",
  };
  
  static struct device s3c6410_dev = {
  	.bus	= &s3c6410_subsys,
  };
  
  static int __init s3c6410_core_init(void)
  {
  	/* Not applicable when using DT. */
  	if (of_have_populated_dt())
  		return 0;
  
  	return subsys_system_register(&s3c6410_subsys, NULL);
  }
  
  core_initcall(s3c6410_core_init);
  
  int __init s3c6410_init(void)
  {
  	printk("S3C6410: Initialising architecture
  ");
  
  	return device_register(&s3c6410_dev);
  }