Blame view

kernel/linux-imx6_3.14.28/arch/arm/mach-s3c64xx/regs-srom.h 1.78 KB
6b13f685e   김민수   BSP 최초 추가
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
  /*
   * Copyright 2009 Andy Green <andy@warmcat.com>
   *
   * S3C64XX SROM definitions
   *
   * This program is free software; you can redistribute it and/or modify
   * it under the terms of the GNU General Public License version 2 as
   * published by the Free Software Foundation.
  */
  
  #ifndef __MACH_S3C64XX_REGS_SROM_H
  #define __MACH_S3C64XX_REGS_SROM_H __FILE__
  
  #define S3C64XX_SROMREG(x)	(S3C_VA_MEM + (x))
  
  #define S3C64XX_SROM_BW		S3C64XX_SROMREG(0)
  #define S3C64XX_SROM_BC0	S3C64XX_SROMREG(4)
  #define S3C64XX_SROM_BC1	S3C64XX_SROMREG(8)
  #define S3C64XX_SROM_BC2	S3C64XX_SROMREG(0xc)
  #define S3C64XX_SROM_BC3	S3C64XX_SROMREG(0x10)
  #define S3C64XX_SROM_BC4	S3C64XX_SROMREG(0x14)
  #define S3C64XX_SROM_BC5	S3C64XX_SROMREG(0x18)
  
  /*
   * one register BW holds 5 x 4-bit packed settings for NCS0 - NCS4
   */
  
  #define S3C64XX_SROM_BW__DATAWIDTH__SHIFT	0
  #define S3C64XX_SROM_BW__WAITENABLE__SHIFT	2
  #define S3C64XX_SROM_BW__BYTEENABLE__SHIFT	3
  #define S3C64XX_SROM_BW__CS_MASK		0xf
  
  #define S3C64XX_SROM_BW__NCS0__SHIFT	0
  #define S3C64XX_SROM_BW__NCS1__SHIFT	4
  #define S3C64XX_SROM_BW__NCS2__SHIFT	8
  #define S3C64XX_SROM_BW__NCS3__SHIFT	0xc
  #define S3C64XX_SROM_BW__NCS4__SHIFT	0x10
  
  /*
   * applies to same to BCS0 - BCS4
   */
  
  #define S3C64XX_SROM_BCX__PMC__SHIFT	0
  #define S3C64XX_SROM_BCX__PMC__MASK	3
  #define S3C64XX_SROM_BCX__TACP__SHIFT	4
  #define S3C64XX_SROM_BCX__TACP__MASK	0xf
  #define S3C64XX_SROM_BCX__TCAH__SHIFT	8
  #define S3C64XX_SROM_BCX__TCAH__MASK	0xf
  #define S3C64XX_SROM_BCX__TCOH__SHIFT	12
  #define S3C64XX_SROM_BCX__TCOH__MASK	0xf
  #define S3C64XX_SROM_BCX__TACC__SHIFT	16
  #define S3C64XX_SROM_BCX__TACC__MASK	0x1f
  #define S3C64XX_SROM_BCX__TCOS__SHIFT	24
  #define S3C64XX_SROM_BCX__TCOS__MASK	0xf
  #define S3C64XX_SROM_BCX__TACS__SHIFT	28
  #define S3C64XX_SROM_BCX__TACS__MASK	0xf
  
  #endif /* __MACH_S3C64XX_REGS_SROM_H */