Blame view

kernel/linux-imx6_3.14.28/arch/arm/mach-omap2/hdq1w.c 2.74 KB
6b13f685e   김민수   BSP 최초 추가
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
  /*
   * IP block integration code for the HDQ1W/1-wire IP block
   *
   * Copyright (C) 2012 Texas Instruments, Inc.
   * Paul Walmsley
   *
   * Based on the I2C reset code in arch/arm/mach-omap2/i2c.c by
   *     Avinash.H.M <avinashhm@ti.com>
   *
   * This program is free software; you can redistribute it and/or
   * modify it under the terms of the GNU General Public License
   * version 2 as published by the Free Software Foundation.
   *
   * This program is distributed in the hope that it will be useful, but
   * WITHOUT ANY WARRANTY; without even the implied warranty of
   * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
   * General Public License for more details.
   *
   * You should have received a copy of the GNU General Public License
   * along with this program; if not, write to the Free Software
   * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
   * 02110-1301 USA
   */
  
  #include <linux/kernel.h>
  #include <linux/init.h>
  #include <linux/err.h>
  #include <linux/platform_device.h>
  
  #include "soc.h"
  #include "omap_hwmod.h"
  #include "omap_device.h"
  #include "hdq1w.h"
  
  #include "prm.h"
  #include "common.h"
  
  /**
   * omap_hdq1w_reset - reset the OMAP HDQ1W module
   * @oh: struct omap_hwmod *
   *
   * OCP soft reset the HDQ1W IP block.  Section 20.6.1.4 "HDQ1W/1-Wire
   * Software Reset" of the OMAP34xx Technical Reference Manual Revision
   * ZR (SWPU223R) does not include the rather important fact that, for
   * the reset to succeed, the HDQ1W module's internal clock gate must be
   * programmed to allow the clock to propagate to the rest of the
   * module.  In this sense, it's rather similar to the I2C custom reset
   * function.  Returns 0.
   */
  int omap_hdq1w_reset(struct omap_hwmod *oh)
  {
  	u32 v;
  	int c = 0;
  
  	/* Write to the SOFTRESET bit */
  	omap_hwmod_softreset(oh);
  
  	/* Enable the module's internal clocks */
  	v = omap_hwmod_read(oh, HDQ_CTRL_STATUS_OFFSET);
  	v |= 1 << HDQ_CTRL_STATUS_CLOCKENABLE_SHIFT;
  	omap_hwmod_write(v, oh, HDQ_CTRL_STATUS_OFFSET);
  
  	/* Poll on RESETDONE bit */
  	omap_test_timeout((omap_hwmod_read(oh,
  					   oh->class->sysc->syss_offs)
  			   & SYSS_RESETDONE_MASK),
  			  MAX_MODULE_SOFTRESET_WAIT, c);
  
  	if (c == MAX_MODULE_SOFTRESET_WAIT)
  		pr_warning("%s: %s: softreset failed (waited %d usec)
  ",
  			   __func__, oh->name, MAX_MODULE_SOFTRESET_WAIT);
  	else
  		pr_debug("%s: %s: softreset in %d usec
  ", __func__,
  			 oh->name, c);
  
  	return 0;
  }
  
  static int __init omap_init_hdq(void)
  {
  	int id = -1;
  	struct platform_device *pdev;
  	struct omap_hwmod *oh;
  	char *oh_name = "hdq1w";
  	char *devname = "omap_hdq";
  
  	oh = omap_hwmod_lookup(oh_name);
  	if (!oh)
  		return 0;
  
  	pdev = omap_device_build(devname, id, oh, NULL, 0);
  	WARN(IS_ERR(pdev), "Can't build omap_device for %s:%s.
  ",
  	     devname, oh->name);
  
  	return 0;
  }
  omap_arch_initcall(omap_init_hdq);