Blame view

bootloader/u-boot_2015_04/include/atmel_lcd.h 1.14 KB
6b13f685e   김민수   BSP 최초 추가
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
  /*
   * atmel_lcd.h - Atmel LCD Controller structures
   *
   * (C) Copyright 2001
   * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
   *
   * SPDX-License-Identifier:	GPL-2.0+
   */
  
  #ifndef _ATMEL_LCD_H_
  #define _ATMEL_LCD_H_
  
  typedef struct vidinfo {
  	ushort vl_col;		/* Number of columns (i.e. 640) */
  	ushort vl_row;		/* Number of rows (i.e. 480) */
  	u_long vl_clk;	/* pixel clock in ps    */
  
  	/* LCD configuration register */
  	u_long vl_sync;		/* Horizontal / vertical sync */
  	u_long vl_bpix;	/* Bits per pixel, 0 = 1, 1 = 2, 2 = 4, 3 = 8, 4 = 16 */
  	u_long vl_tft;		/* 0 = passive, 1 = TFT */
  	u_long vl_cont_pol_low;	/* contrast polarity is low */
  	u_long vl_clk_pol;	/* clock polarity */
  
  	/* Horizontal control register. */
  	u_long vl_hsync_len;	/* Length of horizontal sync */
  	u_long vl_left_margin;	/* Time from sync to picture */
  	u_long vl_right_margin;	/* Time from picture to sync */
  
  	/* Vertical control register. */
  	u_long vl_vsync_len;	/* Length of vertical sync */
  	u_long vl_upper_margin;	/* Time from sync to picture */
  	u_long vl_lower_margin;	/* Time from picture to sync */
  
  	u_long	mmio;		/* Memory mapped registers */
  } vidinfo_t;
  
  #endif