Blame view

kernel/linux-imx6_3.14.28/arch/arm/mach-shmobile/sleep-sh7372.S 2.59 KB
6b13f685e   김민수   BSP 최초 추가
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
  /*
   * sh7372 lowlevel sleep code for "Core Standby Mode"
   *
   * Copyright (C) 2011 Magnus Damm
   *
   * In "Core Standby Mode" the ARM core is off, but L2 cache is still on
   *
   * Based on mach-omap2/sleep34xx.S
   *
   * (C) Copyright 2007 Texas Instruments
   * Karthik Dasu <karthik-dp@ti.com>
   *
   * (C) Copyright 2004 Texas Instruments, <www.ti.com>
   * Richard Woodruff <r-woodruff2@ti.com>
   *
   * This program is free software; you can redistribute it and/or
   * modify it under the terms of the GNU General Public License as
   * published by the Free Software Foundation; either version 2 of
   * the License, or (at your option) any later version.
   *
   * This program is distributed in the hope that it will be useful,
   * but WITHOUT ANY WARRANTY; without even the implied warranty of
   * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE.  See the
   * GNU General Public License for more details.
   *
   * You should have received a copy of the GNU General Public License
   * along with this program; if not, write to the Free Software
   * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
   * MA 02111-1307 USA
   */
  
  #include <linux/linkage.h>
  #include <linux/init.h>
  #include <asm/memory.h>
  #include <asm/assembler.h>
  
  #if defined(CONFIG_SUSPEND) || defined(CONFIG_CPU_IDLE)
  	.align	12
  	.text
  	.global sh7372_resume_core_standby_sysc
  sh7372_resume_core_standby_sysc:
  	ldr     pc, 1f
  
  	.align	2
  	.globl	sh7372_cpu_resume
  sh7372_cpu_resume:
  1:	.space	4
  
  #define SPDCR 0xe6180008
  
  	/* A3SM & A4S power down */
  	.global	sh7372_do_idle_sysc
  sh7372_do_idle_sysc:
  	mov	r8, r0 /* sleep mode passed in r0 */
  
  	/*
  	 * Clear the SCTLR.C bit to prevent further data cache
  	 * allocation. Clearing SCTLR.C would make all the data accesses
  	 * strongly ordered and would not hit the cache.
  	 */
  	mrc	p15, 0, r0, c1, c0, 0
  	bic	r0, r0, #(1 << 2)	@ Disable the C bit
  	mcr	p15, 0, r0, c1, c0, 0
  	isb
  
  	/*
  	 * Clean and invalidate data cache again.
  	 */
  	ldr	r1, kernel_flush
  	blx	r1
  
  	/* disable L2 cache in the aux control register */
  	mrc     p15, 0, r10, c1, c0, 1
  	bic     r10, r10, #2
  	mcr     p15, 0, r10, c1, c0, 1
  	isb
  
  	/*
  	 * The kernel doesn't interwork: v7_flush_dcache_all in particluar will
  	 * always return in Thumb state when CONFIG_THUMB2_KERNEL is enabled.
  	 * This sequence switches back to ARM.  Note that .align may insert a
  	 * nop: bx pc needs to be word-aligned in order to work.
  	 */
   THUMB(	.thumb		)
   THUMB(	.align		)
   THUMB(	bx	pc	)
   THUMB(	nop		)
  	.arm
  
  	/* Data memory barrier and Data sync barrier */
  	dsb
  	dmb
  
  	/* SYSC power down */
  	ldr     r0, =SPDCR
  	str     r8, [r0]
  1:
  	b      1b
  
  	.align	2
  kernel_flush:
  	.word v7_flush_dcache_all
  #endif