Blame view

bootloader/u-boot_2015_04/include/configs/sequoia.h 16.5 KB
6b13f685e   김민수   BSP 최초 추가
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
  /*
   * (C) Copyright 2006-2008
   * Stefan Roese, DENX Software Engineering, sr@denx.de.
   *
   * (C) Copyright 2006
   * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
   * Alain Saurel,            AMCC/IBM, alain.saurel@fr.ibm.com
   *
   * SPDX-License-Identifier:	GPL-2.0+
   */
  
  /*
   * sequoia.h - configuration for Sequoia & Rainier boards
   */
  #ifndef __CONFIG_H
  #define __CONFIG_H
  
  /*
   * High Level Configuration Options
   */
  /* This config file is used for Sequoia (440EPx) and Rainier (440GRx)	*/
  #ifndef CONFIG_RAINIER
  #define CONFIG_440EPX		1	/* Specific PPC440EPx		*/
  #define CONFIG_HOSTNAME		sequoia
  #else
  #define CONFIG_440GRX		1	/* Specific PPC440GRx		*/
  #define CONFIG_HOSTNAME		rainier
  #endif
  #define CONFIG_440		1	/* ... PPC440 family		*/
  
  #ifndef CONFIG_SYS_TEXT_BASE
  #define CONFIG_SYS_TEXT_BASE	0xFFF80000
  #endif
  
  /*
   * Include common defines/options for all AMCC eval boards
   */
  #include "amcc-common.h"
  
  /* Detect Sequoia PLL input clock automatically via CPLD bit		*/
  #define CONFIG_SYS_CLK_FREQ    ((in8(CONFIG_SYS_BCSR_BASE + 3) & 0x80) ? \
  				33333333 : 33000000)
  
  /*
   * Define this if you want support for video console with radeon 9200 pci card
   * Also set CONFIG_SYS_TEXT_BASE to 0xFFF80000 in board/amcc/sequoia/config.mk in this case
   */
  #undef CONFIG_VIDEO
  
  #ifdef CONFIG_VIDEO
  /*
   * 44x dcache supported is working now on sequoia, but we don't enable
   * it yet since it needs further testing
   */
  #define CONFIG_4xx_DCACHE		/* enable dcache		*/
  #endif
  
  #define CONFIG_BOARD_EARLY_INIT_F 1	/* Call board_early_init_f	*/
  #define CONFIG_MISC_INIT_R	1	/* Call misc_init_r		*/
  
  /*
   * Base addresses -- Note these are effective addresses where the actual
   * resources get mapped (not physical addresses).
   */
  #define CONFIG_SYS_TLB_FOR_BOOT_FLASH	0x0003
  #define CONFIG_SYS_BOOT_BASE_ADDR	0xf0000000
  #define CONFIG_SYS_FLASH_BASE		0xfc000000	/* start of FLASH	*/
  #define CONFIG_SYS_NAND_ADDR		0xd0000000	/* NAND Flash		*/
  #define CONFIG_SYS_OCM_BASE		0xe0010000	/* ocm			*/
  #define CONFIG_SYS_OCM_DATA_ADDR	CONFIG_SYS_OCM_BASE
  #define CONFIG_SYS_PCI_BASE		0xe0000000	/* Internal PCI regs	*/
  #define CONFIG_SYS_PCI_MEMBASE		0x80000000	/* mapped pci memory	*/
  #define CONFIG_SYS_PCI_MEMBASE1	CONFIG_SYS_PCI_MEMBASE  + 0x10000000
  #define CONFIG_SYS_PCI_MEMBASE2	CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
  #define CONFIG_SYS_PCI_MEMBASE3	CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
  
  #define CONFIG_SYS_USB2D0_BASE		0xe0000100
  #define CONFIG_SYS_USB_DEVICE		0xe0000000
  #define CONFIG_SYS_USB_HOST		0xe0000400
  #define CONFIG_SYS_BCSR_BASE		0xc0000000
  
  /*
   * Initial RAM & stack pointer
   */
  /* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache	*/
  #define CONFIG_SYS_INIT_RAM_ADDR	CONFIG_SYS_OCM_BASE	/* OCM			*/
  #define CONFIG_SYS_INIT_RAM_SIZE	(4 << 10)
  #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  #define CONFIG_SYS_INIT_SP_OFFSET	(CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
  
  /*
   * Serial Port
   */
  #define CONFIG_CONS_INDEX	1	/* Use UART0			*/
  #define CONFIG_SYS_EXT_SERIAL_CLOCK	11059200	/* ext. 11.059MHz clk	*/
  
  /*
   * Environment
   */
  #if defined(CONFIG_SYS_RAMBOOT)
  #define CONFIG_ENV_IS_NOWHERE		/* Store env in memory only	*/
  #define CONFIG_ENV_SIZE		(8 << 10)
  /*
   * In RAM-booting version, we have no environment storage. So we need to
   * provide at least preliminary MAC addresses for the 4xx EMAC driver to
   * register the interfaces. Those two addresses are generated via the
   * tools/gen_eth_addr tool and should only be used in a closed laboratory
   * environment.
   */
  #define	CONFIG_ETHADDR		4a:56:49:22:3e:43
  #define	CONFIG_ETH1ADDR		02:93:53:d5:06:98
  #else
  #define CONFIG_ENV_IS_IN_FLASH		/* use FLASH for environ vars	*/
  #endif
  
  #if defined(CONFIG_CMD_FLASH)
  /*
   * FLASH related
   */
  #define CONFIG_SYS_FLASH_CFI			/* The flash is CFI compatible	*/
  #define CONFIG_FLASH_CFI_DRIVER		/* Use common CFI driver	*/
  
  #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE }
  
  #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks	      */
  #define CONFIG_SYS_MAX_FLASH_SECT	512	/* max number of sectors on one chip  */
  
  #define CONFIG_SYS_FLASH_ERASE_TOUT	120000	/* Timeout for Flash Erase (in ms)    */
  #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Timeout for Flash Write (in ms)    */
  
  #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1	/* use buffered writes (20x faster)   */
  #define CONFIG_SYS_FLASH_PROTECTION	1	/* use hardware flash protection      */
  
  #define CONFIG_SYS_FLASH_EMPTY_INFO	      /* print 'E' for empty sector on flinfo */
  #define CONFIG_SYS_FLASH_QUIET_TEST	1	/* don't warn upon unknown flash      */
  
  #ifdef CONFIG_ENV_IS_IN_FLASH
  #define CONFIG_ENV_SECT_SIZE	0x20000	/* size of one complete sector	      */
  #define CONFIG_ENV_ADDR		((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
  #define	CONFIG_ENV_SIZE		0x2000	/* Total Size of Environment Sector   */
  
  /* Address and size of Redundant Environment Sector	*/
  #define CONFIG_ENV_ADDR_REDUND	(CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  #define CONFIG_ENV_SIZE_REDUND	(CONFIG_ENV_SIZE)
  #endif
  #endif /* CONFIG_CMD_FLASH */
  
  /*
   * DDR SDRAM
   */
  #define CONFIG_SYS_MBYTES_SDRAM        (256)	/* 256MB			*/
  #if !defined(CONFIG_SYS_RAMBOOT)
  #define CONFIG_DDR_DATA_EYE		/* use DDR2 optimization	*/
  #endif
  #define CONFIG_SYS_MEM_TOP_HIDE	(4 << 10) /* don't use last 4kbytes	*/
  					/* 440EPx errata CHIP 11	*/
  
  /*
   * I2C
   */
  #define CONFIG_SYS_I2C_PPC4XX_SPEED_0		400000
  
  #define CONFIG_SYS_I2C_MULTI_EEPROMS
  #define CONFIG_SYS_I2C_EEPROM_ADDR	(0xa8>>1)
  #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  
  /* I2C bootstrap EEPROM */
  #define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR	0x52
  #define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET	0
  #define CONFIG_4xx_CONFIG_BLOCKSIZE		16
  
  /* I2C SYSMON (LM75, AD7414 is almost compatible)			*/
  #define CONFIG_DTT_LM75		1	/* ON Semi's LM75		*/
  #define CONFIG_DTT_AD7414	1	/* use AD7414			*/
  #define CONFIG_DTT_SENSORS	{0}	/* Sensor addresses		*/
  #define CONFIG_SYS_DTT_MAX_TEMP	70
  #define CONFIG_SYS_DTT_LOW_TEMP	-30
  #define CONFIG_SYS_DTT_HYSTERESIS	3
  
  /*
   * Default environment variables
   */
  #define	CONFIG_EXTRA_ENV_SETTINGS					\
  	CONFIG_AMCC_DEF_ENV						\
  	CONFIG_AMCC_DEF_ENV_POWERPC					\
  	CONFIG_AMCC_DEF_ENV_PPC_OLD					\
  	CONFIG_AMCC_DEF_ENV_NOR_UPD					\
  	"kernel_addr=FC000000\0"					\
  	"ramdisk_addr=FC180000\0"					\
  	""
  
  #define CONFIG_M88E1111_PHY	1
  #define	CONFIG_IBM_EMAC4_V4	1
  #define CONFIG_PHY_ADDR		0	/* PHY address, See schematics	*/
  
  #define CONFIG_PHY_RESET        1	/* reset phy upon startup	*/
  #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */
  
  #define CONFIG_HAS_ETH0
  #define CONFIG_HAS_ETH1		1	/* add support for "eth1addr"	*/
  #define CONFIG_PHY1_ADDR	1
  
  /* USB */
  #ifdef CONFIG_440EPX
  
  #undef CONFIG_USB_EHCI	/* OHCI by default */
  
  #ifdef CONFIG_USB_EHCI
  #define CONFIG_USB_EHCI_PPC4XX
  #define CONFIG_SYS_PPC4XX_USB_ADDR	0xe0000300
  #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  #define CONFIG_EHCI_MMIO_BIG_ENDIAN
  #define CONFIG_EHCI_DESC_BIG_ENDIAN
  #else /* CONFIG_USB_EHCI */
  #define CONFIG_USB_OHCI_NEW
  #define CONFIG_SYS_OHCI_BE_CONTROLLER
  
  #undef CONFIG_SYS_USB_OHCI_BOARD_INIT
  #define CONFIG_SYS_USB_OHCI_CPU_INIT	1
  #define CONFIG_SYS_USB_OHCI_REGS_BASE	CONFIG_SYS_USB_HOST
  #define CONFIG_SYS_USB_OHCI_SLOT_NAME	"ppc440"
  #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  #endif
  
  #define CONFIG_USB_STORAGE
  /* Comment this out to enable USB 1.1 device */
  #define USB_2_0_DEVICE
  
  #endif /* CONFIG_440EPX */
  
  /* Partitions */
  #define CONFIG_MAC_PARTITION
  #define CONFIG_DOS_PARTITION
  #define CONFIG_ISO_PARTITION
  
  /*
   * Commands additional to the ones defined in amcc-common.h
   */
  #define CONFIG_CMD_CHIP_CONFIG
  #define CONFIG_CMD_DTT
  #define CONFIG_CMD_FAT
  #define CONFIG_CMD_NAND
  #define CONFIG_CMD_PCI
  #define CONFIG_CMD_SDRAM
  
  #ifdef CONFIG_440EPX
  #define CONFIG_CMD_USB
  #endif
  
  #ifndef CONFIG_RAINIER
  #define CONFIG_SYS_POST_FPU_ON		CONFIG_SYS_POST_FPU
  #else
  #define CONFIG_SYS_POST_FPU_ON		0
  #endif
  
  /*
   * Don't run the memory POST on the NAND-booting version. It will
   * overwrite part of the U-Boot image which is already loaded from NAND
   * to SDRAM.
   */
  #if defined(CONFIG_SYS_RAMBOOT)
  #define CONFIG_SYS_POST_MEMORY_ON	0
  #else
  #define CONFIG_SYS_POST_MEMORY_ON	CONFIG_SYS_POST_MEMORY
  #endif
  
  /* POST support */
  #define CONFIG_POST		(CONFIG_SYS_POST_CACHE	   | \
  				 CONFIG_SYS_POST_CPU	   | \
  				 CONFIG_SYS_POST_ETHER	   | \
  				 CONFIG_SYS_POST_FPU_ON    | \
  				 CONFIG_SYS_POST_I2C	   | \
  				 CONFIG_SYS_POST_MEMORY_ON | \
  				 CONFIG_SYS_POST_SPR	   | \
  				 CONFIG_SYS_POST_UART)
  
  #define CONFIG_LOGBUFFER
  #define CONFIG_SYS_POST_CACHE_ADDR	0x7fff0000	/* free virtual address     */
  
  #define CONFIG_SYS_CONSOLE_IS_IN_ENV	/* Otherwise it catches logbuffer as output */
  
  #define CONFIG_SUPPORT_VFAT
  
  /*
   * PCI stuff
   */
  /* General PCI */
  #define CONFIG_PCI			/* include pci support		*/
  #define CONFIG_PCI_INDIRECT_BRIDGE	/* indirect PCI bridge support */
  #define CONFIG_PCI_PNP			/* do pci plug-and-play		*/
  #define CONFIG_SYS_PCI_CACHE_LINE_SIZE	0	/* to avoid problems with PNP	*/
  #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup	*/
  #define CONFIG_SYS_PCI_TARGBASE	0x80000000	/* PCIaddr mapped to	*/
  						/*   CONFIG_SYS_PCI_MEMBASE	*/
  /* Board-specific PCI */
  #define CONFIG_SYS_PCI_TARGET_INIT
  #define CONFIG_SYS_PCI_MASTER_INIT
  #define CONFIG_SYS_PCI_BOARD_FIXUP_IRQ
  
  #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8	/* AMCC				*/
  #define CONFIG_SYS_PCI_SUBSYS_ID       0xcafe	/* Whatever			*/
  
  /*
   * External Bus Controller (EBC) Setup
   */
  
  /*
   * On Sequoia CS0 and CS3 are switched when configuring for NAND booting
   */
  #if !defined(CONFIG_SYS_RAMBOOT)
  #define CONFIG_SYS_NAND_CS		3	/* NAND chip connected to CSx	*/
  /* Memory Bank 0 (NOR-FLASH) initialization				*/
  #define CONFIG_SYS_EBC_PB0AP		0x03017200
  #define CONFIG_SYS_EBC_PB0CR		(CONFIG_SYS_FLASH_BASE | 0xda000)
  
  /* Memory Bank 3 (NAND-FLASH) initialization				*/
  #define CONFIG_SYS_EBC_PB3AP		0x018003c0
  #define CONFIG_SYS_EBC_PB3CR		(CONFIG_SYS_NAND_ADDR | 0x1c000)
  #else
  #define CONFIG_SYS_NAND_CS		0	/* NAND chip connected to CSx	*/
  /* Memory Bank 3 (NOR-FLASH) initialization				*/
  #define CONFIG_SYS_EBC_PB3AP		0x03017200
  #define CONFIG_SYS_EBC_PB3CR		(CONFIG_SYS_FLASH_BASE | 0xda000)
  
  /* Memory Bank 0 (NAND-FLASH) initialization				*/
  #define CONFIG_SYS_EBC_PB0AP		0x018003c0
  #define CONFIG_SYS_EBC_PB0CR		(CONFIG_SYS_NAND_ADDR | 0x1c000)
  #endif
  
  /* Memory Bank 2 (CPLD) initialization					*/
  #define CONFIG_SYS_EBC_PB2AP		0x24814580
  #define CONFIG_SYS_EBC_PB2CR		(CONFIG_SYS_BCSR_BASE | 0x38000)
  
  #define CONFIG_SYS_BCSR5_PCI66EN	0x80
  
  /*
   * NAND FLASH
   */
  #define CONFIG_SYS_MAX_NAND_DEVICE	1
  #define CONFIG_SYS_NAND_BASE		(CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
  #define CONFIG_SYS_NAND_SELECT_DEVICE  1	/* nand driver supports mutipl. chips */
  
  /*
   * PPC440 GPIO Configuration
   */
  /* test-only: take GPIO init from pcs440ep ???? in config file */
  #define CONFIG_SYS_4xx_GPIO_TABLE { /*	  Out		  GPIO	Alternate1	Alternate2	Alternate3 */ \
  {											\
  /* GPIO Core 0 */									\
  {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO0	EBC_ADDR(7)	DMA_REQ(2)	*/	\
  {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO1	EBC_ADDR(6)	DMA_ACK(2)	*/	\
  {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO2	EBC_ADDR(5)	DMA_EOT/TC(2)	*/	\
  {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO3	EBC_ADDR(4)	DMA_REQ(3)	*/	\
  {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO4	EBC_ADDR(3)	DMA_ACK(3)	*/	\
  {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO5	EBC_ADDR(2)	DMA_EOT/TC(3)	*/	\
  {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO6	EBC_CS_N(1)			*/	\
  {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7	EBC_CS_N(2)			*/	\
  {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8	EBC_CS_N(3)			*/	\
  {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9	EBC_CS_N(4)			*/	\
  {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5)			*/	\
  {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR			*/	\
  {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO12				*/	\
  {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO13				*/	\
  {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO14				*/	\
  {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO15				*/	\
  {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO16 GMCTxD(4)			*/	\
  {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO17 GMCTxD(5)			*/	\
  {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO18 GMCTxD(6)			*/	\
  {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO19 GMCTxD(7)			*/	\
  {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO20 RejectPkt0			*/	\
  {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO21 RejectPkt1			*/	\
  {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO22				*/	\
  {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO23 SCPD0				*/	\
  {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO24 GMCTxD(2)			*/	\
  {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO25 GMCTxD(3)			*/	\
  {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26				*/	\
  {GPIO0_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ	USB2D_RXERROR	*/	\
  {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO28		USB2D_TXVALID	*/	\
  {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO29 EBC_EXT_HDLA	USB2D_PAD_SUSPNDM */	\
  {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO30 EBC_EXT_ACK	USB2D_XCVRSELECT*/	\
  {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO31 EBC_EXR_BUSREQ	USB2D_TERMSELECT*/	\
  },											\
  {											\
  /* GPIO Core 1 */									\
  {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO32 USB2D_OPMODE0	EBC_DATA(2)	*/	\
  {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO33 USB2D_OPMODE1	EBC_DATA(3)	*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO34 UART0_8PIN_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
  {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
  {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO36 UART0_CTS_N	EBC_DATA(0)	UART3_SIN*/ \
  {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO37 UART0_RTS_N	EBC_DATA(1)	UART3_SOUT*/ \
  {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_8PIN_DTR_N UART1_SOUT	*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_8PIN_RI_N UART1_SIN	*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0)			*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1)			*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2)			*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3)			*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4)	DMA_ACK(1)	*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6)	DMA_EOT/TC(1)	*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7)	DMA_REQ(0)	*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8)	DMA_ACK(0)	*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9)	DMA_EOT/TC(0)	*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49  Unselect via TraceSelect Bit	*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50  Unselect via TraceSelect Bit	*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51  Unselect via TraceSelect Bit	*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52  Unselect via TraceSelect Bit	*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53  Unselect via TraceSelect Bit	*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54  Unselect via TraceSelect Bit	*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55  Unselect via TraceSelect Bit	*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56  Unselect via TraceSelect Bit	*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57  Unselect via TraceSelect Bit	*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58  Unselect via TraceSelect Bit	*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59  Unselect via TraceSelect Bit	*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60  Unselect via TraceSelect Bit	*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61  Unselect via TraceSelect Bit	*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62  Unselect via TraceSelect Bit	*/	\
  {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63  Unselect via TraceSelect Bit	*/	\
  }											\
  }
  
  #ifdef CONFIG_VIDEO
  #define CONFIG_BIOSEMU			/* x86 bios emulator for vga bios */
  #define CONFIG_ATI_RADEON_FB		/* use radeon framebuffer driver */
  #define VIDEO_IO_OFFSET			0xe8000000
  #define CONFIG_SYS_ISA_IO_BASE_ADDRESS		VIDEO_IO_OFFSET
  #define CONFIG_VIDEO_SW_CURSOR
  #define CONFIG_VIDEO_LOGO
  #define CONFIG_CFB_CONSOLE
  #define CONFIG_SPLASH_SCREEN
  #define CONFIG_VGA_AS_SINGLE_DEVICE
  #define CONFIG_CMD_BMP
  #endif
  
  #endif /* __CONFIG_H */