Blame view

kernel/linux-imx6_3.14.28/include/linux/dw_dmac.h 3.84 KB
6b13f685e   김민수   BSP 최초 추가
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
  /*
   * Driver for the Synopsys DesignWare DMA Controller (aka DMACA on
   * AVR32 systems.)
   *
   * Copyright (C) 2007 Atmel Corporation
   * Copyright (C) 2010-2011 ST Microelectronics
   *
   * This program is free software; you can redistribute it and/or modify
   * it under the terms of the GNU General Public License version 2 as
   * published by the Free Software Foundation.
   */
  #ifndef DW_DMAC_H
  #define DW_DMAC_H
  
  #include <linux/dmaengine.h>
  
  /**
   * struct dw_dma_slave - Controller-specific information about a slave
   *
   * @dma_dev: required DMA master device. Depricated.
   * @bus_id: name of this device channel, not just a device name since
   *          devices may have more than one channel e.g. "foo_tx"
   * @cfg_hi: Platform-specific initializer for the CFG_HI register
   * @cfg_lo: Platform-specific initializer for the CFG_LO register
   * @src_master: src master for transfers on allocated channel.
   * @dst_master: dest master for transfers on allocated channel.
   */
  struct dw_dma_slave {
  	struct device		*dma_dev;
  	u32			cfg_hi;
  	u32			cfg_lo;
  	u8			src_master;
  	u8			dst_master;
  };
  
  /**
   * struct dw_dma_platform_data - Controller configuration parameters
   * @nr_channels: Number of channels supported by hardware (max 8)
   * @is_private: The device channels should be marked as private and not for
   *	by the general purpose DMA channel allocator.
   * @chan_allocation_order: Allocate channels starting from 0 or 7
   * @chan_priority: Set channel priority increasing from 0 to 7 or 7 to 0.
   * @block_size: Maximum block size supported by the controller
   * @nr_masters: Number of AHB masters supported by the controller
   * @data_width: Maximum data width supported by hardware per AHB master
   *		(0 - 8bits, 1 - 16bits, ..., 5 - 256bits)
   * @sd: slave specific data. Used for configuring channels
   * @sd_count: count of slave data structures passed.
   */
  struct dw_dma_platform_data {
  	unsigned int	nr_channels;
  	bool		is_private;
  #define CHAN_ALLOCATION_ASCENDING	0	/* zero to seven */
  #define CHAN_ALLOCATION_DESCENDING	1	/* seven to zero */
  	unsigned char	chan_allocation_order;
  #define CHAN_PRIORITY_ASCENDING		0	/* chan0 highest */
  #define CHAN_PRIORITY_DESCENDING	1	/* chan7 highest */
  	unsigned char	chan_priority;
  	unsigned short	block_size;
  	unsigned char	nr_masters;
  	unsigned char	data_width[4];
  };
  
  /* bursts size */
  enum dw_dma_msize {
  	DW_DMA_MSIZE_1,
  	DW_DMA_MSIZE_4,
  	DW_DMA_MSIZE_8,
  	DW_DMA_MSIZE_16,
  	DW_DMA_MSIZE_32,
  	DW_DMA_MSIZE_64,
  	DW_DMA_MSIZE_128,
  	DW_DMA_MSIZE_256,
  };
  
  /* Platform-configurable bits in CFG_HI */
  #define DWC_CFGH_FCMODE		(1 << 0)
  #define DWC_CFGH_FIFO_MODE	(1 << 1)
  #define DWC_CFGH_PROTCTL(x)	((x) << 2)
  #define DWC_CFGH_SRC_PER(x)	((x) << 7)
  #define DWC_CFGH_DST_PER(x)	((x) << 11)
  
  /* Platform-configurable bits in CFG_LO */
  #define DWC_CFGL_LOCK_CH_XFER	(0 << 12)	/* scope of LOCK_CH */
  #define DWC_CFGL_LOCK_CH_BLOCK	(1 << 12)
  #define DWC_CFGL_LOCK_CH_XACT	(2 << 12)
  #define DWC_CFGL_LOCK_BUS_XFER	(0 << 14)	/* scope of LOCK_BUS */
  #define DWC_CFGL_LOCK_BUS_BLOCK	(1 << 14)
  #define DWC_CFGL_LOCK_BUS_XACT	(2 << 14)
  #define DWC_CFGL_LOCK_CH	(1 << 15)	/* channel lockout */
  #define DWC_CFGL_LOCK_BUS	(1 << 16)	/* busmaster lockout */
  #define DWC_CFGL_HS_DST_POL	(1 << 18)	/* dst handshake active low */
  #define DWC_CFGL_HS_SRC_POL	(1 << 19)	/* src handshake active low */
  
  /* DMA API extensions */
  struct dw_cyclic_desc {
  	struct dw_desc	**desc;
  	unsigned long	periods;
  	void		(*period_callback)(void *param);
  	void		*period_callback_param;
  };
  
  struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
  		dma_addr_t buf_addr, size_t buf_len, size_t period_len,
  		enum dma_transfer_direction direction);
  void dw_dma_cyclic_free(struct dma_chan *chan);
  int dw_dma_cyclic_start(struct dma_chan *chan);
  void dw_dma_cyclic_stop(struct dma_chan *chan);
  
  dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan);
  
  dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan);
  
  #endif /* DW_DMAC_H */