Blame view

kernel/linux-imx6_3.14.28/arch/hexagon/mm/cache.c 2.67 KB
6b13f685e   김민수   BSP 최초 추가
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
  /*
   * Cache management functions for Hexagon
   *
   * Copyright (c) 2010-2011, The Linux Foundation. All rights reserved.
   *
   * This program is free software; you can redistribute it and/or modify
   * it under the terms of the GNU General Public License version 2 and
   * only version 2 as published by the Free Software Foundation.
   *
   * This program is distributed in the hope that it will be useful,
   * but WITHOUT ANY WARRANTY; without even the implied warranty of
   * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
   * GNU General Public License for more details.
   *
   * You should have received a copy of the GNU General Public License
   * along with this program; if not, write to the Free Software
   * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
   * 02110-1301, USA.
   */
  
  #include <linux/mm.h>
  #include <asm/cacheflush.h>
  #include <asm/hexagon_vm.h>
  
  #define spanlines(start, end) \
  	(((end - (start & ~(LINESIZE - 1))) >> LINEBITS) + 1)
  
  void flush_dcache_range(unsigned long start, unsigned long end)
  {
  	unsigned long lines = spanlines(start, end-1);
  	unsigned long i, flags;
  
  	start &= ~(LINESIZE - 1);
  
  	local_irq_save(flags);
  
  	for (i = 0; i < lines; i++) {
  		__asm__ __volatile__ (
  		"	dccleaninva(%0);	"
  		:
  		: "r" (start)
  		);
  		start += LINESIZE;
  	}
  	local_irq_restore(flags);
  }
  
  void flush_icache_range(unsigned long start, unsigned long end)
  {
  	unsigned long lines = spanlines(start, end-1);
  	unsigned long i, flags;
  
  	start &= ~(LINESIZE - 1);
  
  	local_irq_save(flags);
  
  	for (i = 0; i < lines; i++) {
  		__asm__ __volatile__ (
  			"	dccleana(%0); "
  			"	icinva(%0);	"
  			:
  			: "r" (start)
  		);
  		start += LINESIZE;
  	}
  	__asm__ __volatile__ (
  		"isync"
  	);
  	local_irq_restore(flags);
  }
  
  void hexagon_clean_dcache_range(unsigned long start, unsigned long end)
  {
  	unsigned long lines = spanlines(start, end-1);
  	unsigned long i, flags;
  
  	start &= ~(LINESIZE - 1);
  
  	local_irq_save(flags);
  
  	for (i = 0; i < lines; i++) {
  		__asm__ __volatile__ (
  		"	dccleana(%0);	"
  		:
  		: "r" (start)
  		);
  		start += LINESIZE;
  	}
  	local_irq_restore(flags);
  }
  
  void hexagon_inv_dcache_range(unsigned long start, unsigned long end)
  {
  	unsigned long lines = spanlines(start, end-1);
  	unsigned long i, flags;
  
  	start &= ~(LINESIZE - 1);
  
  	local_irq_save(flags);
  
  	for (i = 0; i < lines; i++) {
  		__asm__ __volatile__ (
  		"	dcinva(%0);	"
  		:
  		: "r" (start)
  		);
  		start += LINESIZE;
  	}
  	local_irq_restore(flags);
  }
  
  
  
  
  /*
   * This is just really brutal and shouldn't be used anyways,
   * especially on V2.  Left here just in case.
   */
  void flush_cache_all_hexagon(void)
  {
  	unsigned long flags;
  	local_irq_save(flags);
  	__vmcache_ickill();
  	__vmcache_dckill();
  	__vmcache_l2kill();
  	local_irq_restore(flags);
  	mb();
  }