Blame view

kernel/linux-imx6_3.14.28/arch/arm/plat-samsung/s5p-sleep.S 2.44 KB
6b13f685e   김민수   BSP 최초 추가
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
  /*
   * Copyright (c) 2011 Samsung Electronics Co., Ltd.
   *		http://www.samsung.com
   *
   * Common S5P Sleep Code
   * Based on S3C64XX sleep code by:
   *	Ben Dooks, (c) 2008 Simtec Electronics
   *
   * This program is free software; you can redistribute it and/or modify
   * it under the terms of the GNU General Public License as published by
   * the Free Software Foundation; either version 2 of the License, or
   * (at your option) any later version.
   *
   * This program is distributed in the hope that it will be useful,
   * but WITHOUT ANY WARRANTY; without even the implied warranty of
   * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
   * GNU General Public License for more details.
   *
   * You should have received a copy of the GNU General Public License
   * along with this program; if not, write to the Free Software
   * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
  */
  
  #include <linux/linkage.h>
  #include <asm/asm-offsets.h>
  #include <asm/hardware/cache-l2x0.h>
  
  #define CPU_MASK	0xff0ffff0
  #define CPU_CORTEX_A9	0x410fc090
  
  /*
   *	 The following code is located into the .data section. This is to
   *	 allow l2x0_regs_phys to be accessed with a relative load while we
   *	 can't rely on any MMU translation. We could have put l2x0_regs_phys
   *	 in the .text section as well, but some setups might insist on it to
   *	 be truly read-only. (Reference from: arch/arm/kernel/sleep.S)
   */
  	.data
  	.align
  
  	/*
  	 * sleep magic, to allow the bootloader to check for an valid
  	 * image to resume to. Must be the first word before the
  	 * s3c_cpu_resume entry.
  	 */
  
  	.word	0x2bedf00d
  
  	/*
  	 * s3c_cpu_resume
  	 *
  	 * resume code entry for bootloader to call
  	 */
  
  ENTRY(s3c_cpu_resume)
  #ifdef CONFIG_CACHE_L2X0
  	mrc	p15, 0, r0, c0, c0, 0
  	ldr	r1, =CPU_MASK
  	and	r0, r0, r1
  	ldr	r1, =CPU_CORTEX_A9
  	cmp	r0, r1
  	bne	resume_l2on
  	adr	r0, l2x0_regs_phys
  	ldr	r0, [r0]
  	ldr	r1, [r0, #L2X0_R_PHY_BASE]
  	ldr	r2, [r1, #L2X0_CTRL]
  	tst	r2, #0x1
  	bne	resume_l2on
  	ldr	r2, [r0, #L2X0_R_AUX_CTRL]
  	str	r2, [r1, #L2X0_AUX_CTRL]
  	ldr	r2, [r0, #L2X0_R_TAG_LATENCY]
  	str	r2, [r1, #L2X0_TAG_LATENCY_CTRL]
  	ldr	r2, [r0, #L2X0_R_DATA_LATENCY]
  	str	r2, [r1, #L2X0_DATA_LATENCY_CTRL]
  	ldr	r2, [r0, #L2X0_R_PREFETCH_CTRL]
  	str	r2, [r1, #L2X0_PREFETCH_CTRL]
  	ldr	r2, [r0, #L2X0_R_PWR_CTRL]
  	str	r2, [r1, #L2X0_POWER_CTRL]
  	mov	r2, #1
  	str	r2, [r1, #L2X0_CTRL]
  resume_l2on:
  #endif
  	b	cpu_resume
  ENDPROC(s3c_cpu_resume)
  #ifdef CONFIG_CACHE_L2X0
  	.globl l2x0_regs_phys
  l2x0_regs_phys:
  	.long	0
  #endif