Blame view

kernel/linux-imx6_3.14.28/arch/mips/pci/ops-vr41xx.c 3.06 KB
6b13f685e   김민수   BSP 최초 추가
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
  /*
   *  ops-vr41xx.c, PCI configuration routines for the PCIU of NEC VR4100 series.
   *
   *  Copyright (C) 2001-2003 MontaVista Software Inc.
   *    Author: Yoichi Yuasa <source@mvista.com>
   *  Copyright (C) 2004-2005  Yoichi Yuasa <yuasa@linux-mips.org>
   *
   *  This program is free software; you can redistribute it and/or modify
   *  it under the terms of the GNU General Public License as published by
   *  the Free Software Foundation; either version 2 of the License, or
   *  (at your option) any later version.
   *
   *  This program is distributed in the hope that it will be useful,
   *  but WITHOUT ANY WARRANTY; without even the implied warranty of
   *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
   *  GNU General Public License for more details.
   *
   *  You should have received a copy of the GNU General Public License
   *  along with this program; if not, write to the Free Software
   *  Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
   */
  /*
   * Changes:
   *  MontaVista Software Inc. <source@mvista.com>
   *  - New creation, NEC VR4122 and VR4131 are supported.
   */
  #include <linux/pci.h>
  #include <linux/types.h>
  
  #include <asm/io.h>
  
  #define PCICONFDREG	(void __iomem *)KSEG1ADDR(0x0f000c14)
  #define PCICONFAREG	(void __iomem *)KSEG1ADDR(0x0f000c18)
  
  static inline int set_pci_configuration_address(unsigned char number,
  						unsigned int devfn, int where)
  {
  	if (number == 0) {
  		/*
  		 * Type 0 configuration
  		 */
  		if (PCI_SLOT(devfn) < 11 || where > 0xff)
  			return -EINVAL;
  
  		writel((1U << PCI_SLOT(devfn)) | (PCI_FUNC(devfn) << 8) |
  		       (where & 0xfc), PCICONFAREG);
  	} else {
  		/*
  		 * Type 1 configuration
  		 */
  		if (where > 0xff)
  			return -EINVAL;
  
  		writel(((uint32_t)number << 16) | ((devfn & 0xff) << 8) |
  		       (where & 0xfc) | 1U, PCICONFAREG);
  	}
  
  	return 0;
  }
  
  static int pci_config_read(struct pci_bus *bus, unsigned int devfn, int where,
  			   int size, uint32_t *val)
  {
  	uint32_t data;
  
  	*val = 0xffffffffU;
  	if (set_pci_configuration_address(bus->number, devfn, where) < 0)
  		return PCIBIOS_DEVICE_NOT_FOUND;
  
  	data = readl(PCICONFDREG);
  
  	switch (size) {
  	case 1:
  		*val = (data >> ((where & 3) << 3)) & 0xffU;
  		break;
  	case 2:
  		*val = (data >> ((where & 2) << 3)) & 0xffffU;
  		break;
  	case 4:
  		*val = data;
  		break;
  	default:
  		return PCIBIOS_FUNC_NOT_SUPPORTED;
  	}
  
  	return PCIBIOS_SUCCESSFUL;
  }
  
  static int pci_config_write(struct pci_bus *bus, unsigned int devfn, int where,
  			    int size, uint32_t val)
  {
  	uint32_t data;
  	int shift;
  
  	if (set_pci_configuration_address(bus->number, devfn, where) < 0)
  		return PCIBIOS_DEVICE_NOT_FOUND;
  
  	data = readl(PCICONFDREG);
  
  	switch (size) {
  	case 1:
  		shift = (where & 3) << 3;
  		data &= ~(0xffU << shift);
  		data |= ((val & 0xffU) << shift);
  		break;
  	case 2:
  		shift = (where & 2) << 3;
  		data &= ~(0xffffU << shift);
  		data |= ((val & 0xffffU) << shift);
  		break;
  	case 4:
  		data = val;
  		break;
  	default:
  		return PCIBIOS_FUNC_NOT_SUPPORTED;
  	}
  
  	writel(data, PCICONFDREG);
  
  	return PCIBIOS_SUCCESSFUL;
  }
  
  struct pci_ops vr41xx_pci_ops = {
  	.read	= pci_config_read,
  	.write	= pci_config_write,
  };