Blame view

kernel/linux-imx6_3.14.28/arch/arm/mach-omap2/cm-regbits-54xx.h 4.49 KB
6b13f685e   김민수   BSP 최초 추가
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
  /*
   * OMAP54xx Clock Management register bits
   *
   * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
   *
   * Paul Walmsley (paul@pwsan.com)
   * Rajendra Nayak (rnayak@ti.com)
   * Benoit Cousson (b-cousson@ti.com)
   *
   * This file is automatically generated from the OMAP hardware databases.
   * We respectfully ask that any modifications to this file be coordinated
   * with the public linux-omap@vger.kernel.org mailing list and the
   * authors above to ensure that the autogeneration scripts are kept
   * up-to-date with the file contents.
   *
   * This program is free software; you can redistribute it and/or modify
   * it under the terms of the GNU General Public License version 2 as
   * published by the Free Software Foundation.
   */
  
  #ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_54XX_H
  #define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_54XX_H
  
  #define OMAP54XX_ABE_STATDEP_SHIFT					3
  #define OMAP54XX_AUTO_DPLL_MODE_MASK					(0x7 << 0)
  #define OMAP54XX_CLKSEL_SHIFT						24
  #define OMAP54XX_CLKSEL_WIDTH						0x1
  #define OMAP54XX_CLKSEL_0_0_SHIFT					0
  #define OMAP54XX_CLKSEL_0_0_WIDTH					0x1
  #define OMAP54XX_CLKSEL_AESS_FCLK_SHIFT					24
  #define OMAP54XX_CLKSEL_AESS_FCLK_WIDTH					0x1
  #define OMAP54XX_CLKSEL_DIV_SHIFT					25
  #define OMAP54XX_CLKSEL_DIV_WIDTH					0x1
  #define OMAP54XX_CLKSEL_FCLK_SHIFT					24
  #define OMAP54XX_CLKSEL_FCLK_WIDTH					0x1
  #define OMAP54XX_CLKSEL_GPU_CORE_GCLK_SHIFT				24
  #define OMAP54XX_CLKSEL_GPU_CORE_GCLK_WIDTH				0x1
  #define OMAP54XX_CLKSEL_GPU_HYD_GCLK_SHIFT				25
  #define OMAP54XX_CLKSEL_GPU_HYD_GCLK_WIDTH				0x1
  #define OMAP54XX_CLKSEL_INTERNAL_SOURCE_SHIFT				26
  #define OMAP54XX_CLKSEL_INTERNAL_SOURCE_WIDTH				0x2
  #define OMAP54XX_CLKSEL_OPP_SHIFT					0
  #define OMAP54XX_CLKSEL_OPP_WIDTH					0x2
  #define OMAP54XX_CLKSEL_SOURCE_SHIFT					24
  #define OMAP54XX_CLKSEL_SOURCE_WIDTH					0x2
  #define OMAP54XX_CLKSEL_SOURCE_L3INIT_MMC1_SHIFT			24
  #define OMAP54XX_CLKSEL_SOURCE_L3INIT_MMC1_WIDTH			0x1
  #define OMAP54XX_CLKSEL_UTMI_P1_SHIFT					24
  #define OMAP54XX_CLKSEL_UTMI_P1_WIDTH					0x1
  #define OMAP54XX_CLKSEL_UTMI_P2_SHIFT					25
  #define OMAP54XX_CLKSEL_UTMI_P2_WIDTH					0x1
  #define OMAP54XX_DIVHS_MASK						(0x3f << 0)
  #define OMAP54XX_DIVHS_0_4_MASK						(0x1f << 0)
  #define OMAP54XX_DIVHS_0_6_MASK						(0x7f << 0)
  #define OMAP54XX_DPLL_DIV_MASK						(0x7f << 0)
  #define OMAP54XX_DPLL_EN_MASK						(0x7 << 0)
  #define OMAP54XX_DPLL_LPMODE_EN_MASK					(1 << 10)
  #define OMAP54XX_DPLL_MULT_MASK						(0x7ff << 8)
  #define OMAP54XX_DPLL_REGM4XEN_MASK					(1 << 11)
  #define OMAP54XX_DPLL_SD_DIV_MASK					(0xff << 24)
  #define OMAP54XX_DSP_STATDEP_SHIFT					1
  #define OMAP54XX_DSS_STATDEP_SHIFT					8
  #define OMAP54XX_EMIF_STATDEP_SHIFT					4
  #define OMAP54XX_GPU_STATDEP_SHIFT					10
  #define OMAP54XX_IPU_STATDEP_SHIFT					0
  #define OMAP54XX_IVA_STATDEP_SHIFT					2
  #define OMAP54XX_L3INIT_STATDEP_SHIFT					7
  #define OMAP54XX_L3MAIN1_STATDEP_SHIFT					5
  #define OMAP54XX_L3MAIN2_STATDEP_SHIFT					6
  #define OMAP54XX_L4CFG_STATDEP_SHIFT					12
  #define OMAP54XX_L4PER_STATDEP_SHIFT					13
  #define OMAP54XX_L4SEC_STATDEP_SHIFT					14
  #define OMAP54XX_OPTFCLKEN_32KHZ_CLK_SHIFT				11
  #define OMAP54XX_OPTFCLKEN_32KHZ_CLK_8_8_SHIFT				8
  #define OMAP54XX_OPTFCLKEN_48MHZ_CLK_SHIFT				9
  #define OMAP54XX_OPTFCLKEN_CLK32K_SHIFT					8
  #define OMAP54XX_OPTFCLKEN_CTRLCLK_SHIFT				8
  #define OMAP54XX_OPTFCLKEN_DBCLK_SHIFT					8
  #define OMAP54XX_OPTFCLKEN_DSSCLK_SHIFT					8
  #define OMAP54XX_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT			13
  #define OMAP54XX_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT			14
  #define OMAP54XX_OPTFCLKEN_HSIC480M_P3_CLK_SHIFT			7
  #define OMAP54XX_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT				11
  #define OMAP54XX_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT				12
  #define OMAP54XX_OPTFCLKEN_HSIC60M_P3_CLK_SHIFT				6
  #define OMAP54XX_OPTFCLKEN_REFCLK960M_SHIFT				8
  #define OMAP54XX_OPTFCLKEN_REF_CLK_SHIFT				8
  #define OMAP54XX_OPTFCLKEN_SLIMBUS_CLK_SHIFT				11
  #define OMAP54XX_OPTFCLKEN_SYS_CLK_SHIFT				10
  #define OMAP54XX_OPTFCLKEN_TXPHY_CLK_SHIFT				8
  #define OMAP54XX_OPTFCLKEN_TXPHY_LS_CLK_SHIFT				9
  #define OMAP54XX_OPTFCLKEN_USB_CH0_CLK_SHIFT				8
  #define OMAP54XX_OPTFCLKEN_USB_CH1_CLK_SHIFT				9
  #define OMAP54XX_OPTFCLKEN_USB_CH2_CLK_SHIFT				10
  #define OMAP54XX_OPTFCLKEN_UTMI_P1_CLK_SHIFT				8
  #define OMAP54XX_OPTFCLKEN_UTMI_P2_CLK_SHIFT				9
  #define OMAP54XX_OPTFCLKEN_UTMI_P3_CLK_SHIFT				10
  #define OMAP54XX_PAD_CLKS_GATE_SHIFT					8
  #define OMAP54XX_SLIMBUS1_CLK_GATE_SHIFT				10
  #define OMAP54XX_ST_DPLL_CLK_MASK					(1 << 0)
  #define OMAP54XX_SYS_CLKSEL_SHIFT					0
  #define OMAP54XX_SYS_CLKSEL_WIDTH					0x3
  #define OMAP54XX_WKUPAON_STATDEP_SHIFT					15
  #endif