Blame view

kernel/linux-imx6_3.14.28/drivers/pci/host/pcie-designware.h 2.82 KB
6b13f685e   김민수   BSP 최초 추가
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
  /*
   * Synopsys Designware PCIe host controller driver
   *
   * Copyright (C) 2013 Samsung Electronics Co., Ltd.
   *		http://www.samsung.com
   *
   * Author: Jingoo Han <jg1.han@samsung.com>
   *
   * This program is free software; you can redistribute it and/or modify
   * it under the terms of the GNU General Public License version 2 as
   * published by the Free Software Foundation.
   */
  
  #ifndef _PCIE_DESIGNWARE_H
  #define _PCIE_DESIGNWARE_H
  
  struct pcie_port_info {
  	u32		cfg0_size;
  	u32		cfg1_size;
  	u32		io_size;
  	u32		mem_size;
  	phys_addr_t	io_bus_addr;
  	phys_addr_t	mem_bus_addr;
  };
  
  /*
   * Maximum number of MSI IRQs can be 256 per controller. But keep
   * it 32 as of now. Probably we will never need more than 32. If needed,
   * then increment it in multiple of 32.
   */
  #define MAX_MSI_IRQS			32
  #define MAX_MSI_CTRLS			(MAX_MSI_IRQS / 32)
  
  struct pcie_port {
  	struct device		*dev;
  	u8			root_bus_nr;
  	void __iomem		*dbi_base;
  	u64			cfg0_base;
  	u64			cfg0_mod_base;
  	void __iomem		*va_cfg0_base;
  	u64			cfg1_base;
  	u64			cfg1_mod_base;
  	void __iomem		*va_cfg1_base;
  	u64			io_base;
  	u64			io_mod_base;
  	u64			mem_base;
  	u64			mem_mod_base;
  	struct resource		cfg;
  	struct resource		io;
  	struct resource		mem;
  	struct resource		busn;
  	struct pcie_port_info	config;
  	int			irq;
  	u32			lanes;
  	struct pcie_host_ops	*ops;
  	int			msi_irq;
  	struct irq_domain	*irq_domain;
  	unsigned long		msi_data;
  	unsigned int		msi_enable;
  	DECLARE_BITMAP(msi_irq_in_use, MAX_MSI_IRQS);
  };
  
  struct pcie_host_ops {
  	void (*readl_rc)(struct pcie_port *pp,
  			void __iomem *dbi_base, u32 *val);
  	void (*writel_rc)(struct pcie_port *pp,
  			u32 val, void __iomem *dbi_base);
  	int (*rd_own_conf)(struct pcie_port *pp, int where, int size, u32 *val);
  	int (*wr_own_conf)(struct pcie_port *pp, int where, int size, u32 val);
  	int (*rd_other_conf)(struct pcie_port *pp, struct pci_bus *bus,
  			unsigned int devfn, int where, int size, u32 *val);
  	int (*wr_other_conf)(struct pcie_port *pp, struct pci_bus *bus,
  			unsigned int devfn, int where, int size, u32 val);
  	int (*link_up)(struct pcie_port *pp);
  	int (*host_init)(struct pcie_port *pp);
  	void (*msi_set_irq)(struct pcie_port *pp, int irq);
  	void (*msi_clear_irq)(struct pcie_port *pp, int irq);
  	u32 (*get_msi_data)(struct pcie_port *pp);
  	void (*scan_bus)(struct pcie_port *pp);
  	int (*msi_host_init)(struct pcie_port *pp, struct msi_chip *chip);
  };
  
  int dw_pcie_cfg_read(void __iomem *addr, int where, int size, u32 *val);
  int dw_pcie_cfg_write(void __iomem *addr, int where, int size, u32 val);
  irqreturn_t dw_handle_msi_irq(struct pcie_port *pp);
  void dw_pcie_msi_init(struct pcie_port *pp);
  void dw_pcie_msi_cfg_store(struct pcie_port *pp);
  void dw_pcie_msi_cfg_restore(struct pcie_port *pp);
  int dw_pcie_link_up(struct pcie_port *pp);
  void dw_pcie_setup_rc(struct pcie_port *pp);
  int dw_pcie_host_init(struct pcie_port *pp);
  
  #endif /* _PCIE_DESIGNWARE_H */